SCHEME: K | Name: | | | |-----------------|-----------|------| | Roll No. : | Year : 20 | _ 20 | | Exam Seat No. : | | | # LABORATORY MANUAL FOR DIGITAL TECHNIQUES (313303) ### COMPUTER / ELECTRONICS ENGINEERING GROUP MAHARASHTRA STATE BOARD OF TECHNICAL EDUCATION, MUMBAI (Autonomous) (ISO 9001: 2015) (ISO/IEC 27001:2013) ### **VISION** To ensure that the Diploma level Technical Education constantly matches the latest requirements of Technology and industry and includes the all-round personal development of students including social concerns and to become globally competitive, technology led organization. ### **MISSION** To provide high quality technical and managerial manpower, information and consultancy services to the industry and community to enable the industry and community to face the challenging technological & environmental challenges. ### **QUALITY POLICY** We, at MSBTE, are committed to offer the best in class academic services to the students and institutes to enhance the delight of industry and society. This will be achieved through continual improvement in management practices adopted in the process of curriculum design, development, implementation, evaluation and monitoring system along with adequate faculty development programmes. ### **CORE VALUES** MSBTE believes in the following - Skill development in line with industry requirements - Industry readiness and improved employability of Diploma holders - Synergistic relationship with industry - IABMUM • Collective and Cooperative development of all stakeholders - Technological interventions in societal development - Access to uniform quality technical education # A Laboratory manual for # **Digital Techniques** (313303) Semester - III (AI/AN/AO/CM/CO/CW/DE/DS/EJ/ET/EX/HA/IC/IE/IS/MU/TE) # Maharashtra State **Board of Technical Education, Mumbai** (Autonomous) (ISO 9001:2015) (ISO/IEC 27001:2013) # MAHARASHTRA STATE BOARD OF TECHNICAL EDUCATION MUMBAI # Certificate | / / | 37 4 | | | 1, | 01 | | | |------------------|-----------------------------------------|-----------------------|-----------------------------------------|---------|---------|----------|-----| | This is to certi | ify that Mr./ | Ms | | ) | · 1991 | | | | Roll No. /. | • • • • • • • • • • • • • • • • • • • • | of Thir | d Semester | of | Diplo | ma | ir | | 187 | | A | | | | \ | | | | | ••••• | | ••••• | 01 1 | nsuu | ate | | | | | • • • • • • • • • • • • • • • • • • • • | | | 10 | | | (Code : | ) has attai | ned pre-d | efined practic | al outo | comes | (PRO | Os) | | satisfactorily | in course | Digital | Techniques | (3133 | 303) | for | the | | academic year | 20to | 20 | as prescribed i | in the | curricu | ılum. | 1 | | 100 | | | | | | 3/ | / | | Place: | | En | rollment No.: | | 1 | <u> </u> | , | | Date: | P | Ex | kam Seat No.: | | / | | • | | | AVA | VW. | IABM | UA | | | | | Course Teacher | | | Department | | Prin | cipal | | | | | Seal<br>of<br>Institu | te | | | | | ### **Preface** The primary focus of any engineering laboratory/field work in the technical education system is to develop the much needed industry relevant competencies and skills. With this in view, MSBTE embarked on this innovative 'K' Scheme curricula for engineering diploma programmes with outcome-based education as the focus and accordingly, a relatively large amount of time is allotted for the practical work. This displays the great importance of laboratory work, making each teacher, instructor and student to realize that every minute of the laboratory time needs to be effectively utilized to develop these outcomes, rather than doing other mundane activities. Therefore, for the successful implementation of this outcome-based curriculum, every practical has been designed to serve as a 'vehicle' to develop this industry identified competency in every student. The practical skills are difficult to develop through "chalk and duster" activity in the classroom situation. Accordingly, the "K" scheme laboratory manual development team designed the practical to focus on the outcomes, rather than the traditional age old practice of conducting practical to 'verify the theory" (which may become a byproduct along the way). This laboratory manual is designed to help all stakeholders, especially the students, teachers and instructors to develop in the student the predetermined outcomes. It is expected, from each student that at least a day in advance, they have to thoroughly read through the concerned practical procedure that they will do the next day and understand the minimum theoretical background associated with the practical. Every practical in this manual begins by identifying the competency, industry relevant skills, course outcomes and practical outcomes which serve as a key focal point for doing the practical. The students will then become aware about the skills they will achieve through the procedure shown there and necessary precautions to be taken, which will help them to apply in solving real-world problems in their professional life. This manual also provides guidelines to teachers and instructors to effectively facilitate student-centered lab activities through each practical exercise by arranging and managing necessary resources in order that the students follow the procedures and precautions systematically ensuring the achievement of outcomes in the students. The basic aim of this course is that, the student must learn logic gates, combinational and sequential circuits using discrete gates and digital ICs will enable students to interpret working of digital equipment and test their functionality. Although best possible care has been taken to check for errors (if any) in this laboratory manual, perfection may elude us as this is the first edition of this manual. Any errors and suggestions for improvement are solicited and highly welcome. i ## **Program Outcomes (POs)** Following programme outcomes are expected to be achieved through the practical of the course. - PO1: Basic and Discipline specific knowledge: Apply knowledge of basic mathematics, science and engineering fundamentals and engineering specialization to solve the broad based Electronic Engineering group program problems. - **PO2: Problem analysis:** Identify and analyze well-defined Electronic Engineering group program problems using codified standard methods. - **PO3: Design/ development of solutions:** Design solutions for well-defined technical problems and assist with the design of Electronic Engineering group program systems components or processes to meet specified needs. - PO4: Engineering Tools, Experimentation and Testing: Apply modern Electronic Engineering group program tools and appropriate technique to conduct standard tests and measurements. - PO5: Engineering practices for society, sustainability and environment: Apply appropriate Electronic Engineering group program technology in context of society, sustainability, environment and ethical practices. - **PO6: Project Management**: Use Electronic Engineering group program management principles individually, as a team member or a leader to manage projects and effectively communicate about well-defined engineering activities. - **PO7: Life-long learning**: Ability to analyze individual needs and engage in updating in the context of Electronic Engineering group program technological changes. OF THE MAN TANDIN # List of relevant expected psychomotor domain skills The following industry relevant skills of the identified competency "test the functionality of the digital circuits/system." are expected to be developed in the student by undertaking the laboratory work as given in laboratory manual. - 1. Apply number system and codes concept to interpret working of digital systems. - 2. Apply Boolean laws to minimize complex Boolean functions. - 3. Develop combinational logic circuits for given applications. - 4. Develop sequential logic circuits using Flip-flops. - 5. Interpret the functions of data converters and memories in digital electronic systems. ### **Practical-Course outcome matrix** ### **COURSE LEVEL LEARNING OUTCOMES (COS)** - CO1 Apply number system and codes concept to interpret working of digital systems. - CO2 Apply Boolean laws to minimize complex Boolean functions. - CO3 Develop combinational logic circuits for given applications. - CO4 Develop sequential logic circuits using Flip-flops. - CO5 Interpret the functions of data converters and memories in digital electronic systems. | Sr.<br>No. | Title of the Practical | CO1 | CO2 | CO3 | CO4 | CO5 | |------------|-----------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|----------------|-----| | 1 | Test the functionality of AND, OR, NOT, EX-OR and EX-NOR logic gates using equivalent 74 series or CMOS Devices (CD) Series | <b>✓</b> | V | F | \_ | _ | | 2 | Test the functionality of the given universal gates using equivalent 74 series/CD series | _ | <b>✓</b> | 10 | W. | _ | | 3 | Construct Basic gates using Universal Gates | _ | <b>✓</b> | | 1 | - | | 4 | Construct Exclusive Gates using Universal gates | | <b>V</b> | _ | 7 1 | 71 | | 5 | Verify De-Morgan's Theorem (1 and 2) | _ | <b>✓</b> | _ | 1- | d. | | 6 | Implement 2 input, 3 input Adder Circuit | _ | - | <b>✓</b> | | UC | | 7 | Implement 2 input, 3 input Subtractor Circuit | _ | 1 | ✓ | 1 | A 7 | | 8 | Test the output of BCD to 7 segment Decoder using Digital IC for the given inputs | _ | )+ | ✓ | / | 7/ | | 9 | Checks the output of comparator circuit consist of Digital IC. | | - | 1 | 0 | /_ | | 10 | Build and test the functionality of 4:1/8:1 Multiplexer | _ | -/ | 4 | <del>7</del> / | _ | | 11 | Build and test the functionality of 1:4/1:8 Demultiplexer | | NTO | 1 | _ | _ | | 12 | Implement and Verify the truth table of RS Flipflop | ABT | _ | _ | ✓ | _ | | 13 | Implement and Test the functionality of Master Slave JK<br>Flip Flop using Digital IC | _ | _ | _ | <b>√</b> | _ | | 14 | Use Digital IC to construct and Test the functionality of D and T flip flop | _ | _ | _ | ✓ | _ | | 15 | Build 4- bit Universal Shift register and Observe the timing Diagram | _ | _ | _ | <b>✓</b> | _ | #### **Practical-Course outcome matrix** ### **COURSE LEVEL LEARNING OUTCOMES (COS)** - CO1 Apply number system and codes concept to interpret working of digital systems. - CO2 Apply Boolean laws to minimize complex Boolean functions. - CO3 Develop combinational logic circuits for given applications. - CO4 Develop sequential logic circuits using Flip-flops. - CO5 Interpret the functions of data converters and memories in digital electronic systems. | Sr.<br>No. | Title of the Practical CO1 CO2 CO3 CO4 CO5 | |------------|-------------------------------------------------------------------------------------| | 16 | Implement Ripple counter using Digital IC | | 17 | Implement Decade Counter using Digital IC | | 18 | Test the output of given R-2R type Digital to Analog Converter for the given input | ### **Guidelines to Teachers** - 1. Teacher should provide the guideline with demonstration of practical to the students with all features. - 2. Teacher shall explain prior concepts to the students before starting of each practical. - 3. Involve students in the performance of each experiment. - 4. Teacher should ensure that the respective skills and competencies are developed in the students after the completion of the practical exercise. - 5. Teachers should give opportunities to students for hands-on experience after the demonstration. - 6. Teacher is expected to share the skills and competencies to be developed in the students. - 7. Teacher may provide additional knowledge and skills to the students even though not covered in the manual but are expected of the students by the industry. - 8. Finally give practical assignments and assess the performance of students based on tasks assigned to check whether it is as per the instructions. - 9. Teacher is expected to refer complete curriculum document and follow guidelines for implementation. - 10. At the beginning of the practical which is based on the simulation, teacher should make the students acquainted with any simulation software environment. ### **Instructions for Students** - 1. Listen carefully the lecture given by teacher about course, curriculum, learning structure, skills to be developed. - 2. Organize the work in the group and make record all observation. - 3. Do the calculation and plot the graph where ever it is required in the practicals. - 4. Students shall develop maintenance skill as expected by industries. - 5. Student shall attempt to develop related hand-on skills and gain confidence. - 6. Student shall develop the habits of evolving more ideas, innovations, skills etc. those included in scope of manual - 7. Student should develop habit to submit the practicals on date and time. - 8. Student should prepare well while submitting write-up of exercise. Attach / separate papers wherever necessary. ### **Content Page** List of Practical's and Progressive Assessment Sheet | Sr.<br>No. | Title of the Practical | Page<br>no. | Date of<br>Performance | Date of<br>Submission | Assessment<br>Marks<br>(25) | Dated<br>sign. of<br>Teacher | Remarks<br>If any) | |------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------|-----------------------|-----------------------------|------------------------------|--------------------| | 1 | *Test the functionality of<br>AND, OR, NOT, EX-OR and<br>EX-NOR logic gates using<br>equivalent 74 series or CMOS<br>Devices (CD) Series | 1 | oF_ | TE | CA | | | | 2 | *Test the functionality of the given universal gates using equivalent 74 series/CD series | 8 | | | 7.1 | 10 | | | 3 | *Construct Basic gates using Universal Gates | 14 | | | | 1.36 | | | 4 | Construct Exclusive Gates using Universal gates | 22 | 4 | | | / | | | 5 | *Verify De-Morgan's<br>Theorem (1 and 2) | 29 | | | | | 图 | | 6 | *Implement 2 input, 3 input<br>Adder Circuit | 35 | | | | | 0 | | 7 | Implement 2 input, 3 input<br>Subtractor Circuit | 42 | | | | | 0 | | 8 | Test the output of BCD to 7 segment Decoder using Digital IC for the given inputs | 49 | | | | | 47 | | 9 | Check the output of comparator circuit consist of Digital IC. | 58 | 4 | | | 15 | 5/ | | 10 | *Build and test the<br>functionality of 4:1/8:1<br>Multiplexer | 64 | | | | | | | 11 | Build and test the functionality of 1:4/1:8 Demultiplexer | 71 | THAN | * # Q | MU | / | | | 12 | Implement and Verify the truth table of RS Flipflop | 77 | N/ * | 1 | | | | | 13 | Implement and Test the functionality of Master Slave JK Flip Flop using Digital IC | 83 | | | | | | | 14 | Use Digital IC to construct and Test the functionality of D and T flip flop | 89 | | | | | | | Sr.<br>No. | Title of the Practical | Page<br>no. | Date of<br>Performance | Date of<br>Submission | Assessment<br>Marks<br>(25) | Dated<br>sign. of<br>Teacher | Remarks<br>If any) | |------------|-------------------------------------------------------------------------------------|-------------|------------------------|-----------------------|-----------------------------|------------------------------|--------------------| | 15 | Build 4- bit Universal Shift register and Observe the timing Diagram | 96 | | | | | | | 16 | Implement Ripple counter using Digital IC | 105 | | no - | | | | | 17 | *Implement Decade Counter using Digital IC | 112 | ) II | I.E. | CH | / | | | 18 | *Test the output of given R-2R type Digital to Analog Converter for the given input | 119 | | | | 10 | | | | Total | | | | | 1.36 | | ### Note: Out of above suggestive LLOs - - '\*' Marked Practicals (LLOs) are mandatory. - Minimum 80% of above list of lab experiment are to be performed. - Judicial mix of LLOs are to be performed to achieve desired outcomes. # Practical No.1: Test the functionality of AND, OR, NOT, EX- OR and EX-NOR logic Gates using equivalent 74 series or CMOS Devices (CD) series. ### I Practical Significance Logic gates are commonly referred to as the fundamental building blocks of digital circuits. Digital gates are used in all digital circuits such as switches, memories, microprocessors, and embedded systems. Knowledge of functions of logic gates will help the students to build the digital circuits. ### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. ### **III** Course Level Learning Outcome(s) Apply Boolean laws to minimize complex Boolean function. ### IV Laboratory Learning Outcome(s): - 1. Test the functionality of basic gates. - 2. Test the functionality of special purpose gates. ### V Relevant Affective Domain related outcome(s) Identify PIN configuration of IC. Handle the components and equipment carefully. Follow all safety precautions. ### VI Relevant Theoretical Background A logic gate is an electronic circuit which makes logical decisions. A logic gate is basically an electronic circuit designed by using components like diodes, transistors, resistors, capacitors, etc. and capable of performing logical operations. It has only one output and one or many inputs. Fig. 1.1 Block diagram of logic gate The output of a logic gate depends on the combination of inputs and the logical operation that the logic gate performs. Logic gates are the basic building blocks of all digital systems. These gates are AND, OR, NOT, NAND, NOR, EX-OR and EX-NOR gates. In digital logic design only two voltage levels or states are applied as input, and these states are generally referred to as Logic "1" and Logic "0", High and Low, or True and False. These two states are represented in truth tables as binary digits "1" and "0" respectively. ### **Classification of Logic Gates:** Fig 1.2 Classification of logic gates ### VII Circuit diagram a) Sample circuit Fig 1.3: Circuit Diagram Fig. 1.4 NOT Gate IC 7404 and truth table Fig. 1.5 AND gate IC 7408 and truth table Fig. 1.6 OR Gate IC 7432 and truth table Fig. 1.7 EX-OR Gate IC 7486 and truth table Fig. 1.8 EX-NOR Gate IC 74266 and truth table ### b) Actual circuit OARD | Sr. Name of Resource | | Suggested Broad Specification | Quantity | |----------------------|--------------------|-----------------------------------------------|-------------| | No. | | | | | 1 | Digital Multimeter | Digital Multimeter: 3 ½ digit display. | 1 9 | | 2 | Digital IC Tester | Tests a wide range of Digital IC's such as 74 | 1 | | 20 | Digital IC Tester | Series, 40/45 Series of CMOS IC's. | | | 3 | DC power supply | +5 V Fixed power supply | 1 (2 | | 4 | Breadboard | 5.5cm X 17 cm | 1 / 5 / | | 5 | IC | 7404, 7432, 7408,7486,74266 or (CMOS | 1 each | | 1 | | IC's 4049, 4081, 4071, 4070, 4077) | 1 Cacii | | 6 | LED | Red /Yellow color 5 mm | 1 / ~ / | | 7 | Connecting wires | Single strand 0.6 mm Teflon coating | As required | | 8 | Resistor | 1.1 KΩ or $330$ Ω | As required | TECHA ### IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram. ### X Procedure - 1. Test the IC 7408 using Digital IC tester - 2. Mount the IC on the breadboard - 3. Make the connection as per fig 1.3. - 4. Connect the +5V to +Vcc pin of IC and GND pin to ground - 5. Observe the LED (on or off) for each combination of input as per truth table - 6. Verify the truth table. - 7. Repeat the process for IC 7404, 7432, 7486, 74266. ### XI Resources Used | Sr. | Name of Resource | Suggested Broad Specification | Quantity | |-----|------------------|-------------------------------|----------| | No. | | | | | 1 | | | | | 2 | | | | | 3 | | | | | 4 | | FTE | | | XII | Actual Procedure | TO A | | |------|------------------|------|----| | | | <br> | | | | | | e. | | | | <br> | \ | | VIII | Obcarvation | /5 | | #### XIII Observation: **Table 1.1: Observation Table for NOT gate** | Input | | | 7404 ( NO | OT) | |--------|---------------------------|---|---------------------|-----------------------| | A | LED<br>Status<br>(ON/OFF) | L | ogic Level<br>(1/0) | Output voltage<br>(v) | | 0 (0V) | | | | | | 1 (5V) | | | | | Table 1.2: Observation Table for AND, OR, EX-OR, EX-NOR gate | Inp | outs | 7. | 408 ( ANI | | 1 | 7432(OR) | | 74 | 486(EX-OI | <b>R</b> ) | 742 | 266(EX-NC | OR) | |-------|-------|---------------------------|-------------------------|--------------------------|---------------------------|-------------------------|--------------------------|---------------------------|-------------------------|--------------------------|---------------------------|-------------------------|--------------------------| | A | В | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(1/0) | Output<br>voltage<br>(v) | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(1/0) | Output<br>voltage<br>(V) | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(1/0) | Output<br>voltage<br>(V) | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(1/0) | Output<br>voltage<br>(V) | | 0(0V) | 0(0V) | | | | | | | | | | | | | | 0(0V) | 1(5V) | | | | | | | | | | | | | | 1(5V) | 0(0V) | | | | | | | | | | | | | | 1(5V) | 1(5V) | | | | | | | | | | | | | Digital Techniques (313303) | | , | | | | |---------|---|------|-------|--| | | | | | | | | | <br> | | | | | | <br> | | | | | | | | | | | | | | | | | | | ••••• | | | • • • | | <br> | | | | • • • • | | <br> | | | | | | <br> | | | | | | | | | ### XVIII References/Suggestions for further reading - 1. https://de-iitr.vlabs.ac.in/exp/truth-table-gates/theory.html - 2. https://www.futurlec.com/74/IC7404.shtml - 3. https://www.electroschematics.com/wp-content/uploads/2013/07/7408-datasheet.pdf - 4. https://www.ti.com/lit/ds/symlink/sn5432.pdf?ts=1720330546912&ref\_url=https%25 3A%252F%252Fwww.google.com%252F - 5. https://www.ntchip.com/electronics-news/ic-7486-chip - 6. https://www.jameco.com/Jameco/Products/ProdDS/47360.pdf ### XIX Assessment Scheme Digital Techniques (313303) | E | Performance<br>Indicators | Weightage | |---|--------------------------------------------------|-----------| | U | Process Related : 15 Marks | 60 % | | 1 | Handling of the components | 10% | | 2 | Identification of components | 20% | | 3 | Measuring value using suitable instrument | 20% | | 4 | working in teams | 10% | | 1 | Product Related: 10 Marks | 40% | | 5 | Calculated theoretical values of given component | 10% | | 6 | Interpretation of result | -05% | | 7 | Conclusion | 05% | | 8 | Practical related questions | 15% | | 9 | Submitting the journal in time | 05% | | | Total ( 25 Marks) | 100 % | | | Marks Obtained | Obtained | | | |-------------------------------------------|----------------|------------|----------------------------|--| | Process related (15) Product related (10) | | Total (25) | Dated signature of Teacher | | | | | | | | | | | | | | # Practical No.2: Test the functionality of the given Universal Gates using equivalent 74 series /CD series ### I Practical Significance A universal gate is a gate which can implement any Boolean function without need to use any other gate type. The NAND and NOR gates are universal gates. In practice, this is advantageous since NAND and NOR gates are economical and easier to fabricate and are the basic gates used in all IC digital logic families. ### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. ### **III** Course Level Learning Outcome(s) Apply Boolean laws to minimize complex Boolean function. ### **IV** Laboratory Learning Outcome(s): 1.Test the functionality of NAND and NOR gate using breadboard. ### V Relevant Affective Domain related outcome(s) Identify PIN configuration of IC. Handle the components and equipment carefully. Follow all safety precautions. ### VI Relevant Theoretical Background OR,AND and NOT gates are the three basic logic gates as they together can be used to construct the logic circuit for any given Boolean expression. The NAND and NOR gates are known as universal gates. NOR and NAND gates have the property that they individually can be used to implement logic circuits corresponding to any given Boolean expression. ### VII Circuit diagram ### a) Sample circuit Fig. 2.1.NAND Gate IC 7400 and Truth table Fig. 2.2.NOR Gate IC 7402 and Truth table Fig 2.3: Sample Circuit Diagram IABMUM b) Actual circuit EFER OF A PHEN \* ### VIII Resources Required | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|--------------------|-------------------------------------------------------------------------------------|-------------| | 1 | Digital Multimeter | Digital Multimeter: 3 1/2 digit display. | 2 | | 2 | Digital IC Tester | Tests a wide range of Digital IC's such as 74<br>Series, 40/45 Series of CMOS IC's. | 1 | | 3 | DC power supply | +5 V Fixed power supply | 1 | | 4 | Breadboards | 5.5cm X 17 cm | 1 | | 5 | IC | 7400, 7402, or CMOS IC's.4011, 4001 | 1 Each | | 6 | LED | Red /Yellow color 5 mm | 1 | | 7 | Connecting wires | Single strand 0.6 mm Teflon coating | As required | | 8 | Resistor | $1$ K $\Omega$ or $330$ $\Omega$ | As required | ### IX Precautions to be followed - 1. Check IC before use. - 2. Set power supply to 5V (Variable DC Power Supply) before connecting. - 3. Check all the connections as per circuit diagram ### X Procedure - 1. Test the IC using Digital IC tester - 2. Mount the IC on the breadboard - 3. Make the connection as per fig 2.3. - 4. Connect the +5V to +Vcc pin of IC and GND pin to ground - 5. Observe the LED (on or off) for each combination of input as per truth table - 6. Verify the truth table - 7. Repeat the process for IC 7402. ### XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | 1 | MAI | A TABLE | | | 2 | | | | | 3 | | | | | 4 | | | | | XII | Actual Procedure | |-----|------------------| | | | | | | | | | | Digital Techn | iques (31330 | 03) | | | | | | | |-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|---------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | •••••• | • • • • • • • • • • • • • • • • • • • • | | | | | | ••••• | | XIII OI | oservation | | Observa | tion Table | for NAND, N | IOR gate | | | | | | | - | TG. | The | | | | | T | 4 | 570 | OO ( NIA NID) | T. | | 7402(NOD) | | | | Inp | uts | QV | 00 ( NAND) | | - | 7402(NOR) | | | | A | B | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(0/1) | Output<br>voltage<br>(V) | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(0/1) | Output<br>voltage<br>(V) | | | 0(0V) | 0(0V) | 4 | 7974 | X | | | 130 | \ | | 0(0V) | 1(5V) | | 1 | | | | | 1 | | 1(5V) | 0(0V) | | | | | | | 3 | | 1(5V) | 1(5V) | | | | | | | 7.1 | | XIV R6 | esult(s) | | | | | | | | | | | | | ••••• | | | // | | | | | | | ••••• | | • • • • • • • • • • • • • • • • • • • • | // | • • • • • • • • • • • • • • • • • • • • | | | 10 | 1.3 | ••••• | ••••• | | 18 | ( <del>-</del> | ••••• | | XV In | terpretatio | on of results | | | | 0 | */ | | | | | | | | | | <i></i> | • • • • • • • • • • • • • • • • • • • • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | XVI Co | onclusion a | and recomm | endation | | | | | | | ••••• | •••••• | • • • • • • • • • • • • • • • • • • • • | •••••• | | | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | ••••• | | ••••• | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | •••••• | • • • • • • • • • • • • • • • • • • • • | | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | ••••• | | ••••• | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | •••••• | ••••• | | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | | • • • • • • • • • • • • • • • • • • • • | | • • • • • • • • • • • • • • • • • • • • | | | | | | | | | | | ### **XVII** Practical related questions Note: Below given are a few sample questions for reference. Teachers must design more such questions so as to ensure the achievement of identified CO. - 1. List the function of pin 7 and 14 of IC 7402. - 2. Write down name of manufacturer of Digital IC 7400, 7402 used in practical. - 3. Suggest another IC's used as NAND, NOR Gate. - 4. Write the IC no. which has three input NAND & NOR gates. | [Space for Answers] | | |---------------------|----------------| | | | | | | | | | | | | | | | | / 43 / A / PO / | | | | · • • • | | | • • • • | | | | | | | | | Ų | | | Ŋ., | | | | | | | | | | | | | | | | | | <i> </i> · · · | | | • • • | | | | | \ | | | | | | | | | | | | \ \Q.\ | | | | | | | • • • • | | | • • • • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • • • • | | | | | | | | Digital Techniques (313303) | |-----------------------------| | | | | | | | | | | | | | | | | ### XVIII References/Suggestions for further reading - 1. hhttps://de-iitr.vlabs.ac.in/exp/truth-table-gates/theory.html - 2. https://www.futurlec.com/74/IC7400.shtml - 3. https://www.futurlec.com/74/IC7402.shtml - 4. https://www.youtube.com/watch?v=wn-zP-tQq5Y&list=PLUqrzxm3-gfJKoDjwuupjsFuDRm\_5aVWW&index=5 - 5. https://www.youtube.com/watch?v=vozAQgGBetM&list=PLUqrzxm3-gfJKoDjwuupjsFuDRm\_5aVWW&index=6 - 6. https://de-iitr.vlabs.ac.in/exp/truth-table-gates/theory.html #### **XIX** Assessment Scheme | Performance | Weightage | |----------------------------------------------------|------------| | Indicators | , eightage | | Process Related: 15 Marks | 60 % | | 1 Handling of the components | 10% | | 2 identification of components | 20% | | 3 Measuring value using suitable instrument | 20% | | 4 working in teams | 10% | | Product Related: 10 Marks | 40% | | 5 Calculated theoretical values of given component | 10% | | 6 Interpretation of result | 05% | | 7 Conclusion | -05% | | 8 Practical related questions | 15% | | 9 Submitting the journal in time | 05% | | Total ( 25 Marks) | 100 % | | T P D | (IN) | | 14 1 014 1 | | | | Marks Obtained | a. | | | |-------------------------------------------|----------------|-------------------|----------------------------|--| | Process related (15) Product related (10) | | <b>Total</b> (25) | Dated signature of Teacher | | | | | | | | | | | | | | ### Practical No.3: Construct Basic Gates using Universal Gates. ### I Practical Significance A universal gate is a gate which can implement any Boolean function without need to use any other gate type. The NAND and NOR gates are universal gates. In practice, this is advantageous since NAND and NOR gates are economical and easier to fabricate and are the basic gates used in all IC digital logic families. ### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. ### **III** Course Level Learning Outcome(s) Apply Boolean laws to minimize complex Boolean function. ### **IV** Laboratory Learning Outcome(s): 1. Test the functionality of the constructed Basic gates using universal gates. ### V Relevant Affective Domain related outcome(s) Identify PIN configuration of IC. Handle the components and equipment carefully. Follow all safety precautions. ### VI Relevant Theoretical Background A universal gate is a gate which can implement any Boolean function without need to use any other gate type. The NAND and NOR gates are universal gates. ### VII Circuit diagram ### a) Sample circuit Fig. 3.1 NOT gate using NAND gate a) Logic diagram b) IC Circuit diagram (Use the appropriate value of the resistor. Diagram shows sample values) Fig. 3.2 AND gate using NAND gate a) Logic diagram b) IC Circuit diagram (Use the appropriate value of the resistor. Diagram shows sample values) Fig. 3.3 OR gate using NAND gate a) Logic diagram b) IC Circuit diagram (Use the appropriate value of the resistor. Diagram shows sample values) Fig. 3.4 NOT gate using NOR gate a) Logic diagram b) IC Circuit diagram (Use the appropriate value of the resistor. Diagram shows sample values) Fig.3.5 AND gate using NOR gate a) Logic diagram b) IC Circuit diagram (Use the appropriate value of the resistor. Diagram shows sample values) Fig. 3.6 OR gate using NOR gate a) Logic diagram b) IC Circuit diagram (Use the appropriate value of the resistor. Diagram shows sample values) IABMUM ### b) Actual circuit FAFHVW BOARD | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|--------------------|--------------------------------------------|-------------| | -1 | Digital Multimeter | Digital Multimeter: 3 1/2 digit display. | 2 | | 2 | Digital IC Tester | Tests a wide range of Digital IC's such as | 1/52 | | 2 | Digital IC Tester | 74 Series, 40/45 Series of CMOS IC's. | 1/2 | | 3 | DC power supply | +5 V Fixed power supply | 1/ | | 4 | Breadboard | 5.5cm X 17 cm | 17 | | 5 | IC | 7400, 7402 | 1 Each | | 6 | LED | Red /Yellow color 5 mm | 1/4/ | | 7 | Connecting wires | Single strand 0.6 mm Teflon coating | As required | | 8 | Resistor | 1ΚΩ/330Ω | As required | TECHATCA ### IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram ### X Procedure - 1. Identify pin configuration of logic gate IC 7400 and test with digital IC Tester. - 2. Make the connection as shown in figure 3.1-3.3 on breadboard - 3. Connect the +5V to Vcc pin of IC and GND pin to ground - 4. Observe the LED (on or off) for each combination of input as per truth table - 5. Verify the truth table - 6. Repeat the process for figure 3.4-3.6. ### XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | 1 | | | | | 2 | | | | | 3 | | | | | 4 | 0 | FTE | | | | Actual Procedure | No. | 44 | V.\ | |------|------------------|-----|----|-----| | | 100/ | | | | | | | | | | | | / %3 / 4 | | | | | VIII | Observation | | | 15/ | Table 3.1 a: Observation Table For NOT gate using NAND gate | Inputs | | NOT | | |--------|---------------------------|-------------------|-----------------------| | A | LED<br>Status<br>(ON/OFF) | Logic Level (0/1) | Output<br>voltage (V) | | 0(0V) | | | | | 1(5V) | | | | Table 3.1 b: Observation Table For AND, OR gate using NAND gate | In | puts | | AND | | | OR | | |-------|-------|---------------------------|-------------------------|-----------------------|---------------------------|-------------------------|--------------------------| | A | В | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(0/1) | Output<br>voltage (V) | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(0/1) | Output<br>voltage<br>(V) | | 0(0V) | 0(0V) | 1 H | Fran | * #J | The | | | | 0(0V) | 1(5V) | | M | R F A | | | | | 1(5V) | 0(0V) | | - | | | | | | 1(5V) | 1(5V) | | | | | | | Table 3.2 a: Observation Table For NOT gate using NOR gate | Inputs | | NOT | | |--------|---------------------------|----------------------|-----------------------| | A | LED<br>Status<br>(ON/OFF) | Logic<br>Level (0/1) | Output<br>voltage (V) | | 0(0V) | | | | | 1(5V) | | | | Table 3.2 b: Observation Table For AND, OR gate using NOR gate | Inp | outs | 1 | AND | | | OR | | |-------|-------|---------------------------|-------------------------|--------------------------|---------------------------|-------------------------|--------------------------| | A | В | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(0/1) | Output<br>voltage<br>(V) | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(0/1) | Output<br>voltage<br>(V) | | 0(0V) | 0(0V) | | - 4 | | | 1 | | | 0(0V) | 1(5V) | | 1 | | | ) | pr. 1 | | 1(5V) | 0(0V) | 22 | 6 | | li. | | 1.1 | | 1(5V) | 1(5V) | | | | | | 13 | | <b>XIV</b> | Result(s) | | |------------|-------------------------------|--| | | | | | <b>XV</b> | Interpretation of results | | | XVI | Conclusion and recommendation | | | | Practical related questions | | Note: Below given are a few sample questions for reference. Teachers must design more such questions so as to ensure the achievement of identified CO. - Design 3 input NOR gate using 2 input NOR gate IC 7402. - Draw EX-NOR gate using NAND Gates. - Write name of manufacturers of Digital IC 7400, 7402 used in your lab. 3. - What is the significance of L, LS and H in the following IC 74L00, 74LS00, and 74H00? | [Space for Answers] | |---------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | /6./ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | |-------|---------------------------------------------|-------| | | | ••••• | | | <br> | | | ••••• | <br> | | | | <br> | | | | <br> | | | | <br> | | | | <br>• • • • • • • • • • • • • • • • • • • • | | | | | | # XVIII References/Suggestions for further reading - 1. https://de-iitr.vlabs.ac.in/exp/realization-of-logic-functions/simulation.html - 2. https://www.futurlec.com/74/IC7400.shtml - 3. https://www.futurlec.com/74/IC7402.shtml ### XIX Assessment Scheme Digital Techniques (313303) | / | Performance<br>Indicators | Weightage | | |----|--------------------------------------------------|-----------|--| | 1 | Process Related : 15 Marks | 60 % | | | 11 | Handling of the components | 10% | | | 2 | identification of components | 20% | | | 3 | Measuring value using suitable instrument | 20% | | | 4 | working in teams | 10% | | | | Product Related: 10 Marks | 40% | | | 5 | Calculated theoretical values of given component | 10% | | | 6 | Interpretation of result | 05% | | | 7 | Conclusion | 05% | | | 8 | Practical related questions | 15% | | | 9 | Submitting the journal in time | 05% | | | | Total ( 25 Marks) | 100 % | | | /6/ | Marks Obtained | 40 | | |----------------------|----------------------|-------------------|----------------------------| | Process related (15) | Product related (10) | <b>Total</b> (25) | Dated signature of Teacher | | | | K + I A | | #### Practical No.4: Construct Exclusive Gates using Universal Gates. #### I Practical Significance A universal gate is a gate which can implement any Boolean function without need to use any other gate type. The NAND and NOR gates are universal gates. In practice, this is advantageous since NAND and NOR gates are economical and easier to fabricate and are the basic gates used in all IC digital logic families. #### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. #### **III** Course Level Learning Outcome(s) Apply Boolean laws to minimize complex Boolean function. # IV Laboratory Learning Outcome(s): 1. Construct Ex-OR, EX- NOR gates using universal gates. #### V Relevant Affective Domain related outcome(s) Identify PIN configuration of IC. Handle the components and equipment carefully. Follow all safety precautions. #### VI Relevant Theoretical Background A universal gate is a gate which can implement any Boolean function without need to use any other gate type. The NAND and NOR gates are universal gates. #### VII Circuit diagram a) Sample Circuit Fig 4.1: Circuit Diagram: EX-OR gate using NAND gate Fig 4.2: Circuit Diagram: EX-NOR gate using NAND gate Fig 4.3: Circuit Diagram: EX-OR gate using NOR gate Fig 4.4: Circuit Diagram: EX-NOR gate using NOR gate #### b) Actual Circuit | | 1 4 8 7 | | | |------------|--------------------|----------------------------------------------------------------------------------|-------------| | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | | 1 | Digital Multimeter | Digital Multimeter: 3 1/2 digit display. | 2 | | 2 | Digital IC Tester | Tests a wide range of Digital IC's such as 74 Series, 40/45 Series of CMOS IC's. | 1 | | 3 | DC power supply | +5 V Fixed power supply | 1 | | 4 | Breadboard | 5.5cm X 17 cm | 1 | | 5 | IC | 7400, 7402 | 2 Each | | 6 | LED | Red /Yellow color 5 mm | 1 | | 7 | Connecting wires | Single strand 0.6 mm Teflon coating | As required | | 8 | Resistor | 1ΚΩ/330Ω | As required | #### IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram #### **X** Procedure - 1. Identify pin configuration of logic gate IC 7400, IC7402 and test with digital IC Tester. - 2. Make the connection as shown in figure 4.1-4.2 on breadboard - 3. Connect the +5V to +Vcc pin of IC and GND pin to ground - 4. Observe the LED (on or off) for each combination of input as per truth table - 5. Verify the truth table - 6. Repeat the process for figure 4.3-4.4. #### XI Resources Used | Sr. Name of Resource | Suggested Broad Specification | Quantity | |----------------------|-------------------------------|----------| | 1 | | | | 3 | | | | 4 | | | | XII | Actual Procedure | | | |-----|------------------|---------------------------------------------|-------| | | | <br>• • • • • • • • • • • • • • • • • • • • | <br> | | A | | <br> | <br> | | | | | 1/2// | | . \ | | | | | | | | | #### **XIII** Observation: Table 4.1: Observation Table For EX-OR & EX-NOR gate using NAND gate | Inp | outs | - P | EX-OR | | 68 1/2 | EX-NOR | | |-------|-------|---------------------------|-------------------------|--------------------------|---------------------------|-------------------------|--------------------------| | A | В | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(0/1) | Output<br>voltage<br>(V) | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(0/1) | Output<br>voltage<br>(V) | | 0(0V) | 0(0V) | | | | | | | | 0(0V) | 1(5V) | | | | | | | | 1(5V) | 0(0V) | | | | | | | | 1(5V) | 1(5V) | | | | | | | Table 4.2: Observation Table For EX-OR & EX-NOR gate using NOR gate | Inputs | | EX-OR | | EX-NOR | | | | |--------|-------|---------------------------|-------------------------|--------------------------|---------------------------|-------------------------|--------------------------| | A | В | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(0/1) | Output<br>voltage<br>(V) | LED<br>Status<br>(ON/OFF) | Logic<br>Level<br>(0/1) | Output<br>voltage<br>(V) | | 0(0V) | 0(0V) | | | | | | | | 0(0V) | 1(5V) | | | | | | | | 1(5V) | 0(0V) | | - | | | | | | 1(5V) | 1(5V) | | 0 | G 71 | V Br | _ | | | | • | | Q. J. | 1111 | N. 0 1 | | | | XIV | Res | sult(s) | |-------|---------------------------------------|----------------------------------------------------------------------------| | | | | | ••••• | 9 | | | | / | | | xv / | Int | erpretation of results | | / | اتنبر | | | | | | | | eri- | <u> </u> | | | | | | [0 | | | | XVI | Co | nclusion and recommendation | | | A., | | | | | | | \ | | <u> </u> | | \ | 44 | | | 1 | eέ | | | XVII | Pra | actical related questions | | 21 11 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | | | te: Below given are a few sample questions for reference. Teachers must | | | | sign more such questions so as to ensure the achievement of identified CO. | | | 1. | Write truth table for three input EX-OR & three input EX-NOR gates. | | | 2. | Refer diagram 4.1 & measure the voltage of pin 3,6,11. | | | 3. | Refer diagram 4.4 & measure the voltage of pin 1,4,13. | | | | WELL THAT | | | | [Space for Answers] | | | • • • • • • | | | | • • • • • • | | | ••••• | • • • • • • | | | | | | | | | | | | | | | | | | | | | | | | | | | Digital Techniques (313303) | |-----------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <br>• • • • • • • • • • • • • • • • • • • • | |---------------------------------------------| | <br>• • • • • • • • • • • • • • • • • • • • | | <br>• • • • • • • • • • • • • • • • • • • • | | <br>• • • • • • • • • • • • • • • • • • • • | | <br>••••• | | <br>••••• | | <br>••••• | | <br> | | <br> | | | # XVIII References/Suggestions for further reading - $1. \quad https://de-iitr.vlabs.ac.in/exp/realization-of-logic-functions/simulation.html$ - 2. https://www.futurlec.com/74/IC7400.shtml - 3. https://www.futurlec.com/74/IC7402.shtml #### **XVIII Assessment Scheme** Digital Techniques (313303) | Performance<br>Indicators | Weightage | |----------------------------------------------------|-----------| | Process Related : 15 Marks | 60 % | | 1 Handling of the components | 10% | | 2 identification of components | 20% | | 3 Measuring value using suitable instrument | 20% | | 4 working in teams | 10% | | Product Related: 10 Marks | 40% | | 5 Calculated theoretical values of given component | 10% | | 6 Interpretation of result | 05% | | 7 Conclusion | 05% | | 8 Practical related questions | 15% | | 9 Submitting the journal in time | 05% | | Total (25 Marks) | 100 % | | Marks Obtained | | | dh. | |----------------------|----------------------|------------|----------------------------| | Process related (15) | Product related (10) | Total (25) | Dated signature of Teacher | | | | | | | | | | | #### Practical No.5: Verify De-Morgan's Theorem (1 and 2). #### I Practical Significance De Morgan's theorems prove very useful for simplifying Boolean logic expressions because of the way they can 'break' an inversion, which could be the complement of a complex Boolean expression. This practical will enable the students to use De Morgan's theorem to simplify the complex function for the efficient hardware implementation. #### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. #### **III** Course Level Learning Outcome(s) Apply Boolean laws to minimize complex Boolean function. #### **IV** Laboratory Learning Outcome(s): 1. Build the logic circuit on breadboard to verify the De - Morgan's theorems. #### V Relevant Affective Domain related outcome(s) Identify PIN configuration of IC. Handle the components and equipment carefully. Follow all safety precautions. #### VI Relevant Theoretical Background De Morgan's theorem is used to simplify Boolean expressions and digital circuits. **De Morgan's first Theorem:** It states that , the complement of the sum is equal to the product of their individual complements. The theorem can be expressed by logic equation as $$\overline{A+B}=\overline{A}\cdot\overline{B}$$ NOR gate = Bubbled AND gate **De Morgan's second Theorem:** It states that , the complement of a product is equal to the sum of their individual complements. The theorem can be expressed by logic equation as $$\overline{A} \overline{B} = = \overline{A} + \overline{B}$$ NAND gate = Bubbled OR gate #### VII Circuit diagram # a) Sample Circuit Fig 5.1: De Morgan's first theorem Fig 5.2: De Morgan's second theorem IAAMUM # b) Actual Circuit #### VIII Resources Required | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|--------------------|----------------------------------------------------------------------------------|-------------| | 1 | Digital Multimeter | Digital Multimeter: 3 1/2 digit display. | 2 | | 2 | Digital IC Tester | Tests a wide range of Digital IC's such as 74 Series, 40/45 Series of CMOS IC's. | 1 | | 3 | DC power supply | +5 V Fixed power supply | 1 | | 4 | Breadboard | 5.5cm X 17 cm | 1 | | 5 | IC | 7400, 7404,7432,7402,7408. | 1 Each | | 6 | LED | Red /Yellow color 5 mm | 1 | | 7 | Connecting wires | Single strand 0.6 mm Teflon coating | As required | | 8 | Resistor | 1ΚΩ/330Ω | As required | #### IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram #### X Procedure - 1. Identify pin configuration of logic gate IC's and test with digital IC Tester. - 2. Mount the IC's on the breadboard - 3. Make the connection as per fig 5.1for LHS as well as RHS side and give supply voltage to the relevant pin as per logic level. - 4. Observe the LED (on or off) for each combination of input as per truth table - 5. Verify the truth table - 6. Repeat the process for figure 5.2. #### XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | 1 | | -0 | 16 | | 2 | APB | -iaMi | / | | 3 | 44 A | M * IAg. | | | 4 | | | | | 5 | | | | | | Actual Procedure | |-----------------------------------------|------------------| | • • • • • • • • • • • • • • • • • • • • | | | | | | | | | | | | | | | | | | | | #### **XIII** Observation: Table 5.1: Observation Table: De Morgan's first theorem | Inp | outs | Out | puts | |-----|------|--------------------------|-----------------------------------------| | A | В | $LHS = \overline{A + B}$ | $RHS = \overline{A} \cdot \overline{B}$ | | 0 | 0 | | | | 0 | 1 | | | | 1 | 0 | | / | | 1 | 1 | AL AL | | Table 5.2: Observation Table: De Morgan's second theorem | In | puts | Outputs | | | |----------|------|----------------------------------|----------------------------------------------|--| | <b>A</b> | В | LHS= $\overline{A}.\overline{B}$ | $\mathbf{RHS} = \overline{A} + \overline{B}$ | | | 0 | 0 | | / | | | / 0 | 1 | | | | | 1 | 0 | | | | | / Ibo. | 1 | | | | | XIV | Result(s) | |-------|----------------------------------------------------------------------------------| | | | | | | | | | | | | | XV | Interpretation of results | | ••••• | | | ••••• | | | ••••• | | | XVI | 04. | | | | | XVII | Practical related questions | | | Note: Below given are a few sample questions for reference. Teachers must | | | design more such questions so as to ensure the achievement of identified CO. | | | 1. List the IC numbers used in De Morgan's first theorem. | | | 2. List the IC numbers used in De Morgan's second theorem. | | | 3. Simplify the expression: $Y = \overline{(A+B)[\overline{C}(\overline{A+B)}]}$ | | [Space for Answers] | |---------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | / | | | | | | | | | | | | | | | | | | | | \ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### XVIII References/Suggestions for further reading - https://www.futurlec.com/74/IC7404.shtml - 2. https://www.electroschematics.com/wp-content/uploads/2013/07/7408datasheet.pdf - https://www.ti.com/lit/ds/symlink/sn5432.pdf?ts=1720330546912&ref\_url=http 3. s%253A%252F%252Fwww.google.com%252F - 4. https://www.futurlec.com/74/IC7400.shtml - 5. https://www.futurlec.com/74/IC7402.shtml - https://www.youtube.com/watch?v=I8WdCozPTeQ #### **Assessment Scheme** XIX | 6. https://www.youtube.com/watch?v=I8WdCozPTeQ IX Assessment Scheme | BANA | |----------------------------------------------------------------------|-----------| | Performance<br>Indicators | Weightage | | Process Related : 15 Marks | 60 % | | 1 Handling of the components | 10% | | 2 identification of components | 20% | | 3 Measuring value using suitable instrument | 20% | | 4 working in teams | 10% | | Product Related: 10 Marks | 40% | | 5 Calculated theoretical values of given component | 10% | | 6 Interpretation of result | 05% | | 7 Conclusion | 05% | | 8 Practical related questions | 15% | | 9 Submitting the journal in time | 05% | | Total (25 Marks) | 100 % | | Marks Obtained | | | | |----------------------|----------------------|------------|----------------------------| | Process related (15) | Product related (10) | Total (25) | Dated signature of Teacher | | 10 | E TO E | | W CIN | | | HV | W + I | All. | #### Practical No.6: Implement 2 input, 3 input Adder Circuit. #### I Practical Significance In many computers and other kinds of processors, adders are used in the arithmetic logic units (ALUs). They are also used in other parts of the processor, where they are used to calculate addresses, table indices, increment and decrement operators and similar operations. #### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. #### **III** Course Level Learning Outcome(s) Develop combinational logic circuits for given applications. #### **IV** Laboratory Learning Outcome(s): 1. Verify the truth table of Half and Full adder circuits for the given input. #### V Relevant Affective Domain related outcome(s) Identify PIN configuration of IC. Handle the components and equipment carefully. Follow all safety precautions. #### VI Relevant Theoretical Background A half adder is a digital logic circuit that performs binary addition of two single-bit binary numbers. It has two inputs, A and B, and two outputs, SUM(S) and CARRY (C). The SUM output is the least significant bit (LSB) of the result, while the CARRY output is the most significant bit (MSB) of the result, indicating whether there was a carry-over from the addition of the two inputs. The half adder can be implemented using one EX-OR gate and one AND gate. The C output is 1 only when both inputs are 1. Fig 6.1:Block Diagram of Half adder The full adder is a combinational circuit which is used to perform addition of three input bits. The full adder adds the bits A and B and the carry from the previous bits addition called the carry in (Cin) and the outputs the sum bit (S) and the carry bit called the carry out (Cout). The variable S gives the value of the least significant bit of the sum. The variable Cout gives the output carry. Fig 6.2: Block Diagram of Full adder # VII Circuit diagram a) Sample circuit Fig 6.3: Half adder Circuit Diagram Fig 6.4: Full adder Circuit Diagram #### b) Actual circuit | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|--------------------|----------------------------------------------------------------------------------|-------------| | 1 | Digital Multimeter | Digital Multimeter: 3 1/2 digit display. | 2 | | 2 | Digital IC Tester | Tests a wide range of Digital IC's such as 74 Series, 40/45 Series of CMOS IC's. | / F/ | | 3 | DC power supply | +5 V Fixed power supply | 1 | | 4 | Breadboard | 5.5cm X 17 cm | 1 | | 5 | IC | 7486, 7408,7432. | 1 Each | | 6 | LED | Red /Yellow color 5 mm | 1 | | 7 | Connecting wires | Single strand 0.6 mm Teflon coating | As required | | 8 | Resistor | 1ΚΩ/330Ω | As required | #### IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram #### X Procedure - 1. Test the IC using Digital IC tester - 2. Mount the IC on the breadboard and Make the connection as per figure 6.3. - 3. Connect the +5V to +Vcc pin of IC and GND pin to ground - 4. Observe the LED (on or off) for each combination of input as per truth table - 5. Verify the truth table - 6. Repeat the procedure for figure 6.4. #### XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | 1 | 107 | | 2 | | 2 | 8 | | ror | | 3/ | 1/ | | 1 | | 14 | 3/ | | 10 1 | | 15 | | | 1 | | - 1 | <b>Actual Procedure</b> | | | 151 | |-------|-------------------------|------|---|-----------------------------------------| | -1 | | | | 1 1 | | - 1 | | | | - connect | | | e.a | | | | | - 100 | | 15 | | | | - 1 | | | | 1 2 | | - 1 | | | - | , , , , , , , , , , , , , , , , , , , , | | A | | <br> | | // | #### **XIII Observation:** Table 6.1: Observation Table for Half Adder | Inputs | | | Ou | tput | 1 | |--------|-------|----------------------|-----------------------|-------------------|-----------------------| | | В | Sum | | Carry | | | A | | Logic Level<br>(1/0) | Output voltage<br>(v) | Logic Level (1/0) | Output voltage<br>(v) | | 0 (0V) | 0(0V) | | MA T | , | | | 0(0V) | 1(5V) | | | | | | 1(5V) | 0(0V) | | | | | | 1(5V) | 1(5V) | | | | | Table 6.2: Observation Table for Full Adder | Inputs | | | | | Output | | |--------|-------|-------|-------------------|--------------------------|-------------------|--------------------| | | | | Sur | n | Carry | | | A | В | С | Logic Level (1/0) | Output<br>voltage<br>(v) | Logic Level (1/0) | Output voltage (v) | | 0 (0V) | 0(0V) | 0(0V) | | | | | | 0(0V) | 0(0V) | 1(5V) | OF | TE | | | | 0(0V) | 1(5V) | 0(0V) | O.E. | 4 10 | CIE | | | 0(0V) | 1(5V) | 1(5V) | | | 1/1/1/ | | | 1(5V) | 0(0V) | 0(0V) | | | | | | 1(5V) | 0(0V) | 1(5V) | | | 1.0 | 3/ | | 1(5V) | 1(5V) | 0(0V) | | 1 | | 10 | | 1(5V) | 1(5V) | 1(5V) | | | | 12 | | XIV | Result(s) | | | | |-----|---------------------------|---------|--|---------| | | | | | | | XV | Interpretation of results | | | 2 | | | | | | | | XVI | Conclusion and recomme | ndation | | <i></i> | | | | | | | #### **XVII** Practical related questions Note: Below given are a few sample questions for reference. Teachers must design more such questions so as to ensure the achievement of identified CO. - 1. State drawback of Half Adder circuit. - 2. Draw half adder using NAND gates only. - 3. Design Half Adder using K-map. - 4. Draw Full adder circuit using Half adder circuits. | [Space for Answers] | |---------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Digital Techniques (313303) | | |-----------------------------|----| | | | | | | | | | | | | | | •• | | | | #### XVIII References/Suggestions for further reading - 1. https://de-iitr.vlabs.ac.in/exp/half-full-adder/index.html - 2. https://www.futurlec.com/74/IC7402.shtml - 3. https://www.ntchip.com/electronics-news/ic-7486-chip - 4. https://www.ti.com/lit/ds/symlink/sn5432.pdf?ts=1720330546912&ref\_url=https%253A %252F%252Fwww.google.com%252F #### XIX Assessment Scheme | Performance<br>Indicators | Weightage | |----------------------------------------------------|-----------| | Process Related : 15 Marks | 60 % | | 1 Handling of the components | 10% | | 2 identification of components | 20% | | 3 Measuring value using suitable instrument | 20% | | 4 working in teams | 10% | | Product Related: 10 Marks | 40% | | 5 Calculated theoretical values of given component | 10% | | 6 Interpretation of result | 05% | | 7 Conclusion | 05% | | 8 Practical related questions | 15% | | 9 Submitting the journal in time | 05% | | Total (25 Marks) | 100 % | | 1001 | <b>Marks Obtained</b> | 4 1 | 13/ | |----------------------|-----------------------|------------|----------------------------| | Process related (15) | Product related (10) | Total (25) | Dated signature of Teacher | | | AMA | M - IV | BMU | #### Practical No.7: Implement 2 input, 3 input Subtractor Circuit. #### I Practical Significance Subtractor is used in systems where subtraction operations are required, such as in arithmetic units of microprocessors, calculators, digital signal processing circuits, and other digital systems where subtraction is needed. #### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. #### **III** Course Level Learning Outcome(s) Develop combinational logic circuits for given applications. #### **IV** Laboratory Learning Outcome(s): 1. Verify the truth table of Half and Full subtractor using Boolean expressions. #### V Relevant Affective Domain related outcome(s) Identify PIN configuration of IC. Handle the components and equipment carefully. Follow all safety precautions. #### VI Relevant Theoretical Background A half subtractor is a combinational circuit used in digital electronics for subtracting two single-bit binary numbers. It has two inputs - minuend (A) and subtrahend (B) - and two outputs - the difference (D) and the Borrow (B). It is made of EX-OR gate, NOT gate (Inverter), and AND gate. The B output is 1 only when the subtrahend (B) is greater than the minuend (A). Fig 7.1: Block diagram of Half subtractor Full subtractor is a combinational circuit that performs subtraction of two bits, one is minuend and other is subtrahend. In full subtractor '1' is borrowed by the previous adjacent lower minuend bit. Hence these three bits are considered at the input of a full subtractor. There are two outputs that are DIFFERENCE (D) and BORROW (Bo). Fig 7.2: Block diagram of Full subtractor #### VII Circuit diagram a) Sample circuit Fig 7.3:Half subtractor Circuit Diagram Fig 7.4: Full subtractor Circuit Diagram #### b) Actual circuit | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|--------------------|----------------------------------------------------------------------------------|-------------| | 1\ | Digital Multimeter | Digital Multimeter: 3 1/2 digit display. | 2 | | 2 | Digital IC Tester | Tests a wide range of Digital IC's such as 74 Series, 40/45 Series of CMOS IC's. | 1 | | 3 | DC power supply | +5 V Fixed power supply | 1 | | 4 | Breadboard | 5.5cm X 17 cm | 1 | | 5 | IC | 7486, 7404,7408.7432 | 1 Each | | 6 | LED | Red /Yellow color 5 mm | 1 | | 7 | Connecting wires | Single strand 0.6 mm Teflon coating | As required | | 8 | Resistor | 1ΚΩ/330Ω | As required | #### IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram #### $\mathbf{X}$ **Procedure** - 1. Test the IC using Digital IC tester - Mount the IC on the breadboard 2. - 3. Make the connection as per figure 7.3. - 4. Connect the +5V to +Vcc pin of IC and GND pin to ground - Observe the LED (on or off) for each combination of input as per truth table 5. - 6. Verify the truth table - 7. Repeat the procedure for figure.7.4. #### XI**Resources Used** | Res | ources Used | F TECH | | |------------|------------------|-------------------------------|----------| | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | | 1 / | 00/ | | 3/ | | 2 | 7/ | | 12 | | 3 | >/ | | 12 ] | | 4 | | | \ | | XII | Actual Procedure | 1 | |-----|------------------|-----| | | | - 1 | | | | | | - 1 | 91 | 1 | | | | | #### XIII **Observation:** **Table 7.1: Observation Table For Half Subtractor** | Inp | outs | | 0 | utput | 0 | |--------|-------|-------------------|--------------------------|-------------------|--------------------------| | 12 | 0. | Difference | | Borrow | | | A | В | Logic Level (1/0) | Output<br>voltage<br>(v) | Logic Level (1/0) | Output<br>voltage<br>(v) | | 0 (0V) | 0(0V) | JAR | DAY - T | Agra | | | 0(0V) | 1(5V) | | - 4 | | | | 1(5V) | 0(0V) | | | | | | 1(5V) | 1(5V) | | | | | **Table 7.2: Observation Table For Full Subtractor** | Inputs | | | Output | | | | |--------|--------|-------|-------------------|--------------------------|-------------------|--------------------------| | | | Diffe | Difference | | Borrow | | | A | В | C | Logic Level (1/0) | Output<br>voltage<br>(v) | Logic Level (1/0) | Output<br>voltage<br>(v) | | 0 (0V) | 0(0V) | 0(0V) | O III | THE L | | | | 0(0V) | 0(0V) | 1(5V) | Or | TH | CE | | | 0(0V) | 1(5V) | 0(0V) | | | -da | | | 0(0V) | 1(5V) | 1(5V) | | | | - / | | 1(5V) | 0(0V) | 0(0V) | | | | 0 | | 1(5V) | 0(0V) | 1(5V) | - 111 | | | 120 | | 1(5V) | 1(5V) | 0(0V) | - 4 | | | 15 | | 1(5V) | 1(5V) | 1(5V) | | | | | | 1(3) | 1(3 V) | 1(31) | | | | Paged | | XIV | Result(s) | | 1 | |-----------------|-------------------------------|---|-----------------------------------------| | [ <u>f</u> | | | | | | | | | | XV | Interpretation of results | | A | | | | | | | XVI | Conclusion and recommendation | 1 | | | | | | | | • • • • • • • • | | | • • • • • • • • • • • • • • • • • • • • | #### XVII **Practical related questions** Note: Below given are a few sample questions for reference. Teachers must design more such questions so as to ensure the achievement of identified CO. - 1. Draw half subtractor using NAND gates only. - 2. Design Half subtractor using K-map. - 3. Draw a full subtractor using half subtractor circuits. | [Space for Answers] | |---------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | / | | | | | | | | | | | | | | | | | | | | | | \ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Digital Techniques (313303) | |-----------------------------| | | | | | <br> | | | | | #### XVIII References/Suggestions for further reading - 1. https://de-iitr.vlabs.ac.in/exp/half-full-subtractor/index.html - 2. https://www.futurlec.com/74/IC7402.shtml - 3. https://www.ntchip.com/electronics-news/ic-7486-chip - 4. https://www.ti.com/lit/ds/symlink/sn5432.pdf?ts=1720330546912&ref\_url=https%253A %252F%252Fwww.google.com%252F - 5. https://www.futurlec.com/74/IC7404.shtml #### XIX Assessment Scheme | Performance<br>Indicators | Weightage | |----------------------------------------------------|-----------| | Process Related : 15 Marks | 60 % | | 1 Handling of the components | 10% | | 2 identification of components | 20% | | 3 Measuring value using suitable instrument | 20% | | 4 working in teams | 10% | | Product Related: 10 Marks | 40% | | 5 Calculated theoretical values of given component | 10% | | 6 Interpretation of result | 05% | | 7 Conclusion | 05% | | 8 Practical related questions | 15% | | 9 Submitting the journal in time | 05% | | Total (25 Marks) | 100 % | | (4) | Marks Obtained | | /.4 | |----------------------|----------------------|-------------------|----------------------------| | Process related (15) | Product related (10) | <b>Total</b> (25) | Dated signature of Teacher | | | A P | M * IA | a. | # Practical No.8: Test the output of BCD to 7 Segment Decoder using Digital IC for the given inputs. #### I Practical Significance BCD is an abbreviation for binary-coded decimal. BCD is a way of representing decimal numbers in binary form. The IC takes a 4-bit BCD input and converts it into the corresponding 7-segment display outputs. It is used to display decimal numbers. #### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. #### **III** Course Level Learning Outcome(s) Develop combinational logic circuits for given applications. #### **IV** Laboratory Learning Outcome(s): 1. Construct and test BCD to 7 segment using Digital IC. #### V Relevant Affective Domain related outcome(s) Identify PIN configuration of IC. Handle the components and equipment carefully. Follow all safety precautions. #### VI Relevant Theoretical Background A decoder is a combinational circuit that connects the binary information from 'n' input lines to a maximum of 2n unique output lines. The IC7447 is a BCD to 7-segment pattern converter. The IC7447 takes the Binary Coded Decimal (BCD) as the input and outputs the relevant 7 segment code. A seven segment decoder is an IC decoder that can be used to drive a seven segment indicator. There are two types of 7-segment digital display 1. Common anode display (CAD) and 2.common cathode display (CCD). Each decoder driver has 4 BCD inputs and 7 output pins (a to g segment). Fig. 8.1 BCD to 7-Segment Decoder #### **Common Cathode Display (CCD):** Common cathode has all the cathodes of the 7-segments connected directly together to ground (Logic 0). The individual segments are illuminated by application of high (Logic1) signal to the individual anode terminals. For common cathode LED displays the ICs are IC 7448, IC 74248, IC 7449 etc. are used. Fig. 8.2 Common Cathode Display (CCD) #### **Common Anode Display (CAD):** Common anode has all the anodes of the 7-segments connected together to VCC (Logic 1). The individual segments are illuminated by connecting the individual cathode terminals to low (Logic0) signals to the individual cathode terminals. For common anode LED displays the ICs are IC 7446, IC 74246, IC 7447 etc. are used. Fig. 8.3 Common Anode Display (CAD) $Courtesy: (\underline{https://arduino.stackexchange.com/questions/16858/leds-difference-between-common-anode-and-common-cathode})$ #### IC 7447(BCD to 7-Segment decoder IC) IC 7447 is BCD to 7-Segment decoder IC whose output is active low depending on the corresponding BCD inputs so it is used to drive common anode 7- segment displays. | Pin Name | Description | |-----------|------------------------| | D,C,B,A | BCD inputs | | a to g | Outputs | | <u>LT</u> | Lamp Test | | RBI | Ripple Blanking Input | | BI | Blanking Input | | RBO | Ripple Blanking Output | Fig. 8.4 IC 7447 pin diagram #### IC 7448(BCD to 7-Segment decoder IC) IC 7448 is BCD to 7-Segment decoder IC whose output is active high depending on the corresponding BCD inputs so it is used to drive common cathode 7- segment displays Fig. 8.5 IC 7448 pin diagram #### VII Circuit diagram #### a) Sample Circuit For normal functioning of IC 7447 Pin number 3, 4, 5 should be connected to logic 1Vcc Courtesy: (http://www.bragitoff.com/2015/10/bcd-to-7-segment-decoderdriver/) IAAMUM Fig 8.6: Circuit Diagram b) Actual circuit HOLD HENW #### VIII Resources Required | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|-------------------------------|----------------------------------------------------------------------------------|-------------| | 1 | Digital Multimeter | Digital Multimeter: 3 1/2 digit display. | 2 | | 2 | Digital IC Tester | Tests a wide range of Digital IC's such as 74 Series, 40/45 Series of CMOS IC's. | 1 | | 3 | DC power supply | +5 V Fixed power supply | 1 | | 4 | Breadboard | 5.5cm X 17 cm | 1 | | 5 | IC | 7447 or 7448 | 1 Each | | 6 | Common anode<br>7-seg Display | IC FND 507/LT 542 | 1 | | 7 | Common cathode 7-seg Display | IC LT 543 | 10 | | 8 | Connecting wires | Single strand 0.6 mm Teflon coating | As required | | 9 | Resistor | 1ΚΩ/330Ω | As required | #### IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram #### X Procedure - 1. Test the IC using Digital IC tester - 2. Make the connection as per fig 8.6 - 3. Connect different BCD inputs from 0000 to 1001 and note down the corresponding output on the display. - 4. Observe the outputs on a 7- segment display. - 5. Connect the +5V to +Vcc pin of IC and GND pin to ground - 6. Observe the LED (on or off) for each combination of input as per truth table - 7. Verify the truth table #### XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | 1 | | | | | 2 | | | | | 3 | | | | | 4 | | | | | KII | A | ctual F | Procedu | ire | | | | | | | | |-----------|-----------------|------------|-------------------|---------------------|-----------------------------------------|------------|-----------|--------------|----------|-------|-----------------------------| | | | | | | | | | | | | | | • • • • • | | | | | | | | | | | | | •••• | • • • • • • | ••••• | • • • • • • • • • | • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | •••••• | ••••• | ••••• | | ••••• | • • • • • • • • • • • • • • | | III | O | bserva | tion: | | | | | | | | | | | | | | Tabl | e 8.1: Ol | oservation | n Table ( | commor | anode di | splay | | | | | | | 1 | ( | ) F | А. | EC | V por | | | | D | $\frac{BCD}{C}$ | Input<br>B | S A | a | b | 7-Segme | nt Code | d Outpu<br>e | f | - | Display<br>output | | 0 | 0 | | 0 | - | 0 | 0 | 0 | 0 | 0 | g | output | | U | U | 0 | | 0 | U | U | U | U | 0 | 163 | 0.0 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | - | | 0 | 0 | 1 | 0 | | 1 | | | 1 | | | \ | | 0 | 0 | 1 | 1 | | | | | | | | ь<br>. о | | 0 | CA) | 0 | 0 | | | | | | | | f b g c | | 0 | 1 | 0 | 1 | | | | | | | | | | 0 | 16 | 1 | 0 | | | W. | | | J | | | | 0 | 1 | 1 | 1 | | | 7 | | | | /\$ | | | 1 | 0 | 0 | 0 | | | | | | 0 | N | f b | | 1 | 0 | 0 | 1 | 1 | AV | W | I | A ST | N. | | f b | | IV | R | esult(s | ) | | | | | | | | | | Conclusion and recommendation | |-------------------------------| | | | | | | # XVII Practical related questions Note: Below given are a few sample questions for reference. Teachers must design more such questions so as to ensure the achievement of identified CO. - 1. Write down the output for the 7-segment decoder using a common cathode display. - 2. Write the functions of pin No. 3, 4, and 5 of IC 7448. - 3. List different types of decoder. #### [Space for Answers] Ans 1: output for the 7-segment decoder using a common cathode display | 2 | BCD | Input | S | | | 7-Segme | ent Code | d Outpu | t | 10 | |----|-----|-------|------|-----|---|---------|----------|---------|----|-----| | D | C | В | A | a | b | c | d | e | f | g | | 0 | 0 | 0 | 0 | | | | | | | 1- | | 0 | 0 | 0 | 1 | | | | | 7.4 | | 1 | | 00 | 0 | 1 | 0 | | 4 | | | -4 | | 0 | | 0 | 0 | 1 | 1 | | - | | 1 | | / | 5/ | | 0 | 14 | 0 | 0 | | | | | | 4 | 1 | | 0 | 1 | 0 | Jul. | | | | | 0 | 10 | | | 0 | 1 | 1 | 0 | Av | | | EZ CL | Mr. | | 4.1 | | 0 | 1 | 1 | 1 | - P | M | # I | A cr | | | | | 1 | 0 | 0 | 0 | | | | | | | | | 1 | 0 | 0 | 1 | | | | | | | | | • • • | • • • | • • | • • • | • • | • • • | • • • | • • • | • • | • • • | • • | • • | • • • | • • | • • | • • | • • • | • • • | • • | • • | • • | • • | • • | • • | • • | • • • | • • • | • • | • • | • • | • • • | • • | • • | • • | • • | • • • | • • | • • | • • • | • • | • • • | • • • | •• | • • | • • • | • • | • • | • • • | • • | • • | • • • | •• | • • • | |-------|-------|-----|-------|-----|-------|-------|-------|-----|-------|-----|-----|-------|-----|-----|-----|-------|-------|-----|-----|-----|-----|-----|-----|-----|-------|-------|-----|-----|-----|-------|-----|-----|-----|-----|-------|-----|-----|-------|-----|-------|-------|----|-----|-------|-----|-----|-------|-----|-----|-------|-----|-------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • • • | • • • | • • | • • • | • • | • • • | • • • | • • | • • | • • • | • • | • • | • • • | • • | • • | • • | • • • | • • • | • • | • • | • • | • • | • • | • • | • • | • • • | • • • | • • | • • | • • | • • • | • • | • • | • • | • • | • • • | • • | • • | • • • | • • | • • | • • • | •• | • • | • • • | • • | • • | • • • | • • | • • | • • • | • • | • • • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Digital Techniques (313303) | |-----------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | \ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | gital Techniques (313303) | |---------------------------| | | | | | | | | #### XVIII References/Suggestions for further reading - 1. https://dec-iitkgp.vlabs.ac.in/exp/7-segment-led-display/simulation.html - 2. https://dec-iitkgp.vlabs.ac.in/exp/7-segment-led-display/index.html - 3. https://de-iitg.vlabs.ac.in/exp/bcd-to-led/theory.html - 4. https://www.electroschematics.com/wp-content/uploads/2013/01/7447-datasheet.pdf #### XIX Assessment Scheme | Performance<br>Indicators | Weightage | |----------------------------------------------------|-----------| | Process Related: 15 Marks | 60 % | | 1 Handling of the components | 10% | | 2 identification of components | 20% | | 3 Measuring value using suitable instrument | 20% | | 4 working in teams | 10% | | Product Related: 10 Marks | 40% | | 5 Calculated theoretical values of given component | 10% | | 6 Interpretation of result | 05% | | 7 Conclusion | 05% | | 8 Practical related questions | 15% | | 9 Submitting the journal in time | 05% | | Total (25 Marks) | 100 % | | Marks Obtained | | 10/ | | |----------------------|----------------------|-------------------|----------------------------| | Process related (15) | Product related (10) | <b>Total</b> (25) | Dated signature of Teacher | | / | V PHV | FAY . TW | away | #### Practical No.9: Check the output of comparator circuit consists of Digital IC. # I Practical Significance As data comparison is mostly required in many digital systems at the time of logical or arithmetic functions, digital comparators are the one best option to compare data. Digital comparators are the most appropriate combinational logic circuits used to compare relative magnitudes of two binary numbers. A comparator is a decision-making tool and it holds the ability to be executed in numerous control devices. # II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. # **III** Course Level Learning Outcome(s) Develop combinational logic circuits for given applications. # **IV** Laboratory Learning Outcome(s): 1. Build/Test 2 or 4 bit Magnitude comparator using Digital IC. # V Relevant Affective Domain related outcome(s) Identify PIN configuration of IC. Handle the components and equipment carefully. Follow all safety precautions. # VI Relevant Theoretical Background A magnitude digital Comparator is a combinational circuit that compares two digital or binary numbers in order to find out whether one binary number is equal, less than, or greater than the other binary number. Fig.9.1 Comparator block diagram Circuit have two inputs one for A and the other for B and have three output terminals, one for A > B condition, one for A = B condition, and one for A < B condition. #### VII Circuit diagram a) Sample circuit # VIII Resources Required | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|--------------------|----------------------------------------------------------------------------------|-------------| | 1 | Digital Multimeter | Digital Multimeter: 3 1/2 digit display. | 2 | | 2 | Digital IC Tester | Tests a wide range of Digital IC's such as 74 Series, 40/45 Series of CMOS IC's. | 1 | | 3 | DC power supply | +5 V Fixed power supply | 1 | | 4 | Breadboard | 5.5cm X 17 cm | 1 | | 5 | IC | 7485 | 1 | | 6 | LED | Red /Yellow color 5 mm | 1 | | 7 | Connecting wires | Single strand 0.6 mm Teflon coating | As required | | 8 | Resistor | 1ΚΩ/330Ω | As required | # IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram # X Procedure - 1. Test the IC using Digital IC tester - 2. Mount the IC on the breadboard - 3. Make the connection as per fig 9.2. - 4. Connect the +5V to +Vcc pin of IC and GND pin to ground - 5. Observe the LED (on or off) for given combination of input as per truth table - 6. Verify the truth table # XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | 1 | L. A. | 41 | \$ / | | 2 | 1 de | - N () | / | | 3 | HA | W IAGN | es. | | 4 | | N * 1 V | | | 5 | | | | | Actual Procedure | |------------------| | | | | | | #### **XIII Observation:** **Table 9.1: Observation Table** | Input A | | | | Inp | ut B | | | Output | | | |-----------------------|----------------|----------------|----------------|-----------------------|----------------|-----------------------|----|----------------------------------------------|-----|---------| | <b>A</b> <sub>3</sub> | $\mathbf{A}_2$ | $\mathbf{A_1}$ | $\mathbf{A_0}$ | <b>B</b> <sub>3</sub> | $\mathbf{B}_2$ | <b>B</b> <sub>1</sub> | Bo | A <b< th=""><th>A=B</th><th>A&gt;B</th></b<> | A=B | A>B | | 0 | 0 | 0 | 1 | 0 | 0 | _1 | 1 | | | | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | ECE | / | | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 10 | 1 | | | 1 | 1/ | 0 | 0 | 0 | 1 | 1 | 0 | | 10 | | | | 1 | 9/ | 4 | | 7970 | | | | 13 | | | / | Est. | | | | - 4 | | | | 18 | | | | 2 | | | | | | | | \ | least / | | / « | 2 | | | | | | | | | I | (Few sample input combinations are given above as 256 combinations of inputs are possible. Teacher can add 4 extra combinations for practice) XIV Result(s) XV Interpretation of results XVI Conclusion and recommendation # **XVII** Practical related questions Note: Below given are a few sample questions for reference. Teachers must design more such questions so as to ensure the achievement of identified CO. - 1. Draw logic circuit for 1 bit magnitude comparator also write its truth table - 2. Draw pin diagram of IC 7485 also write its truth table. - 3. List the name manufacture of IC 7485 & list any four electrical characteristics of it. | | [Space for Answers] | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | | | | | / | | | | | | | | | | ······································ | | | | | | | | 1 02 | | | | The second secon | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ZIAT . I V S | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ••••• | | | <br> | | |------|-----| | <br> | | | | | | <br> | E C | | <br> | | | | | # XVIII References/Suggestions for further reading - 1. https://dld-iitb.vlabs.ac.in/exp/four-bit-digital-comparator/index.html - 2. https://www.nteinc.com/specs/7400to7499/pdf/nte7485.pdf # XIX Assessment Scheme | E | Performance<br>Indicators | Weightage | |----|--------------------------------------------------|-----------| | 12 | Process Related : 15 Marks | 60 % | | 1 | Handling of the components | 10% | | 2 | identification of components | 20% | | 3 | Measuring value using suitable instrument | 20% | | 4 | working in teams | 10% | | 1 | Product Related: 10 Marks | 40% | | 5 | Calculated theoretical values of given component | 10% | | 6 | Interpretation of result | 05% | | 7 | Conclusion | 05% | | 8 | Practical related questions | 15% | | 9 | Submitting the journal in time | 05% | | | Total (25 Marks) | 100 % | | | Marks Obtained | | | |----------------------|----------------------|-------------------|----------------------------| | Process related (15) | Product related (10) | <b>Total</b> (25) | Dated signature of Teacher | | | | | | | | | | | #### Practical No.10: Build and test the functionality of 4:1/8:1 Multiplexer. # I Practical Significance In most of the electronic systems, the digital data is available on more than one line. It is necessary to route this data over a single line. Under such circumstances we require a circuit which selects one of the many inputs at a time. This circuit is a multiplexer, which has many inputs, one output and some select line inputs. Practical significance lies in their ability to simplify complex digital designs, reduce hardware complexity, and improve system performance # II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. #### **III** Course Level Learning Outcome(s) Develop combinational logic circuits for given applications. # **IV** Laboratory Learning Outcome(s): 1. Build/Test function of MUX Digital IC # V Relevant Affective Domain related outcome(s) Significance of select lines to select one output from many inputs. Handle the component and equipment carefully. Follow all safety precaution # VI Relevant Theoretical Background Multiplexer is a combinational circuit that is one of the most widely used in digital design. The multiplexer is a data selector which gets one out of several inputs to a single output. It has n data inputs and one output line and m select lines where $2^m = n$ shown in fig10.1. Depending upon the digital inputs applied at the select inputs one out of n data input is selected and transmitted to a single output channel. Normally strobe (E) input is incorporated which is generally active low which enables the multiplexer when it is LOW. Strobe input helps in cascading. IC 74l5lA is an 8: 1 multiplexer which provides two complementary outputs Y and Y The output Y is same as the selected input and Y is its complement. The n: 1 multiplexer can be used to realize m variable function. ( $2^m = n$ , m is no. of select inputs) Fig 10.1: Block diagram of n: 1 Multiplexer Curtesy:https://www.google.co.in/search?client=firefox-b&biw=1366&bih=654&tbm=isc # **Types of Multiplexer (MUX):** - 1. 2:1 MUX (2 lines to 1 line) - 2. 4:1 MUX (4 lines to 1 line) - 3. 8:1 MUX (8 lines to 1 line) - 4. 16:1 MUX (16 lines to 1 line) # List of ICs which provides multiplexing | IC No. | Function | Output State | |--------|--------------|-----------------------------------------------------| | 74157 | Quad 2:1 MUX | Output same as input given | | 74158 | Quad 2:1 MUX | Output is inverted input | | 74153 | Dual 4:1 MUX | Output same as input | | 74352 | Dual 4:1 MUX | Output is inverted input | | 74151A | 8:1 MUX | Both outputs available (i.e. complementary outputs) | | 74151 | 8:1 MUX | Output is inverted input | | 74150 | 16:1 MUX | Output is inverted input | (E=1 for active high E=0 for active low) Fig 10.2: Block diagram of 8: 1 MUX, Truth Table of 8:1 MUX # VII Circuit diagram # a) Sample circuit Fig 10.3: Circuit Diagram (8:1 Mux IC) IABMUM # b) Actual circuit # VIII Resources Required | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|----------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------------------| | 1 | Digital Multimeter | 3 ½ digit display | 1 or 2 | | 2 | Digital IC Tester Tests a wide range of digital IC's such as 74 series, 40/45 series of CMOS IC's | | 1 | | 3 | DC Power supply +5 V fixed power supply or Variable DC power supply (0-30V) | | 1 | | 4 | Breadboard | 5.5cm X 17cm | 1 | | 5 | Connecting Wires | Single strand wires of 0.6 mm | As per Requirement | | 6 | IC | 74151/74150 | 1 | | 7 | LED | Red/Yellow color 5 mm | 4(3 for Select Lines and One for outputs) | | 8 | Resistor | $220\Omega/330\Omega$ | 2 | # IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram # X Procedure - 1. Test the IC using Digital IC tester - 2. Mount the IC on the breadboard - 3. Make the connection as per fig 10.3 - 4. Connect the +5V to +Vcc pin of IC and GND pin to ground - 5. Observe the LED (on or off) for each combination of input as per truth table - 6. Verify the truth table # XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | 1 | ( Pr | TN II. | #1 | | 2 | JA A | M - IAB | | | 3 | | | | | 4 | | | | | XII | Actual Procedure | |-----------------------------------------|------------------| | • • • • • • • • • • • • • • • • • • • • | | | • • • • • • • • • • • • • • • • • • • • | | | • • • • • • • • • • • • • • • • • • • • | | | • • • • • • • • • • • • • • • • • • • • | | | XIII | Observation: | | Table 10. | 1: Observ | ation Tal | ble | | | |-----------|--------------------|-----------------------------------------|--------------|-----------|-----------|----------|-------------|----------------| | | | Inputs | OF | nn | Out | tputs | Out | puts | | Strobe | Data Input | / S | Select Input | 4. | 40 | NV | Y | $\overline{Y}$ | | G | D <sub>n</sub> | $S_2$ | $S_1$ | $S_0$ | Y | Ÿ | (O/P volt) | (O/P volt) | | 0 | 2/0 1 | 0 (0V) | 0 (0V) | 0 (0V) | | 1 | 14 | | | 0 | $D_0=0$ | 0 (0V) | 0 (0V) | 1 (5V) | | | 40/ | | | 0 | D <sub>1</sub> =1 | 0 (0V) | 1 (5V) | 0 (0V) | | | 160 | \ | | 0 | $D_2=1$ | 0 (0V) | 1 (5V) | 1 (5V) | | | 1.2 | | | 0 / | $D_3=0$ $D_4=0$ | 1 (5V) | 0 (0V) | 0 (0V) | | | 15 | . / | | 0 / | $D_{5}=1$ | 1 (5V) | 0 (0V) | 1 (5V) | h | | 1 | | | 0/ | $D_{6}=1$ | 1 (5V) | 1 (5V) | 0 (0V) | | | 1 | Learned . | | 0 | $\mathbf{D}_{7}=0$ | 1 (5V) | 1 (5V) | 1 (5V) | | | | P | | 1 < | 2/0 | X | X | X | | | | | | | ote: 'X' indicate | | | _ | =1 | _ | d input may | be any | | XIV | Result(s) | | | | | | )/. | 7/ | | | | | | | | | /_(0 | // | | <b>XV</b> | Interpretation | 200 | | | | | N/ | | | | | | | | | اللبانية | <i>./</i> | | | | | | VIA | #I. | | | | | | XVI | Conclusion ar | nd recommen | dation | | | | | | | | | | | | | | | | | | | • • • • • • • • • • • • • • • • • • • • | | | | | | | | | | | | | | | | | # **XVII** Practical related questions Note: Below given are a few sample questions for reference. Teachers must design more such questions so as to ensure the achievement of identified CO. - 1. List the function of the Strobe (G) pin? - 2. List the absolute maximum ratings of IC 74151. - 3. List the name of manufacturers of ICS used for this practicals? - 4. List the applications where MUX is used? | [Space for Answers] | |---------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <br> | |-----------| | <br> | | <br>••••• | | <br> | | <br> | | <br> | | <br> | | <br> | | | # XVIII References/Suggestions for further reading - 1. https://datasheetspdf.com/datasheet/74151.html - 2. https://dec-iitkgp.vlabs.ac.in/exp/functions-using-multiplexers/(Virtual Lab Link) - 3. https://www.youtube.com/watch?v=JR6\_a3KPKHE (NPTEL Video Link on Multiplexer) # XIX Assessment Scheme | / 4 | Performance<br>Indicators | Weightage | |-----|--------------------------------------------------|-----------| | E | Process Related : 15 Marks | 60 % | | 1 | Handling of the components | 10% | | 2 | identification of components | 20% | | 3 | Measuring value using suitable instrument | 20% | | 4 | working in teams | 10% | | \ . | Product Related: 10 Marks | 40% | | 5 | Calculated theoretical values of given component | 10% | | 6 | Interpretation of result | 05% | | 7 | Conclusion | 05% | | 8 | Practical related questions | 15% | | 9 | Submitting the journal in time | 05% | | • | Total ( 25 Marks) | 100 % | | | Marks Obtained | OWIN | | |----------------------|----------------------|------------|----------------------------| | Process related (15) | Product related (10) | Total (25) | Dated signature of Teacher | | | | | | # Practical No.11: Build and test the functionality of 1:4/1:8 Demultiplexer. # I Practical Significance A demultiplexer (or demux) is a electronic circuit or device which has single input ,n outputs and m number select lines. The input line is connected to any one output line depending upon the select lines input logic. An electronic demultiplexer can be considered as a single-input, multiple-output switch. Demultiplexers are mainly used in Boolean function generators and decoder circuits. # II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. # III Course Level Learning Outcome(s) Develop combinational logic circuits for given applications. # **IV** Laboratory Learning Outcome(s): 1. Build/Test function of DEMUX Digital IC #### V Relevant Affective Domain related outcome(s) Significance of select lines to connect input data line to selected one output from many outputs. Handle the component and equipment carefully. Follow all safety precaution # VI Relevant Theoretical Background Demultiplexer has only one input and "n" number of outputs along with "m" number of select inputs. A demultiplexer performs the reverse operation of multiplexer i.e. it receives one input and distributes it over several outputs. At a time only one output line is selected by the select lines and the input is transmitted to the selected output line. Hence demultiplexer is equivalent to a single pole multiple way switch as shown in figure. The enable input will enable the demultiplexer. The relation between the n output lines and m select lines is as given below. $n=2^{m}$ The demultiplexer performs opposite process to a multiplexing process it performs "one to many" operation. It has only one input (D) and n number of outputs (YO, Yl,Y2... Yn-1) as shown in the figure given below. Demultiplexer can also be used as a decoder e.g. Binary to Decimal Decoder. Data input given is I, strobe/enable pin issued for enabling DEMUX Fig 11.1: Block diagram of 1: n Demultiplexer Curtesy: https://www.semiconductorforu.com/wp-content/uploads/2022/09/demultiplexer.jpg # **Types of Demultiplexer (DEMUX):** - 1. 1:2 MUX (1 line to 2 lines) - 2. 1:4 MUX (1 line to 4 lines) - 3. 1:8 MUX (1 line to 8 lines) - 4. 1:16 MUX (1 line to 16 lines) Fig 11.2 IC SN74155 1:4 Demux Courtesy: <a href="https://www.digchip.com/datasheets/parts/datasheet/477/SN74155-pdf.php">https://www.digchip.com/datasheets/parts/datasheet/477/SN74155-pdf.php</a> # VII Circuit diagram a) Sample circuit Fig 11.3 Circuit Diagram of 1: 4 DEMUX using IC SN 74155 (Note: Output of IC SN74155 is complementary to get desired output invert it by connecting NOT gate) # b) Actual circuit | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|--------------------|---------------------------------------------------------------------------------|------------------------------------------------| | \1 | Digital Multimeter | 3 ½ digit display | 1 or 2 | | 2 | Digital IC Tester | Tests a wide range of digital IC's such as 74 series, 40/45 series of CMOS IC's | | | 3 | DC Power supply | +5 V fixed power supply or Variable DC power supply (0-30V) | /01/ | | 4 | Breadboard | 5.5cm X 17cm | /1 | | 5 | Connecting Wires | Single strand wires of 0.6 mm | As per<br>Requirement | | 6 | IC T | SN74155 | 1 | | 7 | LED | Red/Yellow color 5 mm | 6( 2 for Select<br>Lines and 4 for<br>outputs) | | 8 | Not gate | IC 7404 | 1 | | 8 | Resistor | $220\Omega/330\Omega$ | 4 | # IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram #### **X** Procedure - 1. Test the IC using Digital IC tester - 2. Mount the IC on the breadboard - 3. Make the connection as per fig 11.3. - 4. Connect the +5V to +Vcc pin of IC and GND pin to ground - 5. Connect the Strobe PIN $\overline{16}$ to ground. - 6. Observe the LED (on or off) for each combination of input as per truth table - 7. Verify the truth table # XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | 1 | 60/ | | 1 | | 2 | 7/ | | (A) | | 3 | 55 / | | 12 1 | | 4 | V/ | | \ \ | | 1 4 | al Procedure | | | |---------|--------------|--|------| | (State) | | | | | 2.0 | | | | | 92 | | | | | | | | /2./ | # **XIII Observation:** **Table 11.1: Observation Table** | / | Input | s | | 4 | Out | puts | | ( | Outputs | (Volts | ) | |--------|--------|--------|------------|------------------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------------| | Se | lect | Strobe | Doto | | | | | / | 1 | / | | | В | A | 1G | Data<br>1C | $\mathbf{Y}_{0}$ | Y <sub>1</sub> | Y <sub>2</sub> | Y <sub>3</sub> | Y <sub>0</sub> | Y <sub>1</sub> | $\mathbf{Y}_2$ | <b>Y</b> <sub>3</sub> | | X | X | ( I') | X | | | - 10 | IAD. | 12/ | | | | | 0 (0V) | 0 (0V) | 0-0 | 171 TAY | El, | TY | 18 | 3. | 1 | | | | | 0 (0V) | 1 (5V) | 0 | 1 | | JL. | | - | | | | | | 1 (5V) | 0 (0V) | 0 | 1 | | | | | | | | | | 1 (5V) | 1 (5V) | 0 | 1 | | | | | | | | | (Write the observation with respect to Inputs) (Note: 'X' indicates the don't care condition. It means the status of selected input may be any combination) | XIV | Result(s) | |-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | XV | Interpretation of results | | | | | XVI<br> | Conclusion and recommendation | | | | | / | | | XVII | Practical related questions | | 2 | <ol> <li>more such questions so as to ensure the achievement of identifies CO.</li> <li>List the function of Strobe (G) pin?</li> <li>List the name of manufacturers of IC'S used for this practical?</li> <li>Draw the Circuit diagram for 1:8 DeMUX using IC SN 74155 and its truth table?</li> <li>State how DEMUX have helped for Data transfer in electronic circuits?</li> </ol> | | \ | [Space for Answers] | | | | | | | | | | | • • • • • • • • • • • • • • • • • • • • | | | • • • • • • • • • • • • • • • • • • • • | | | | | | | | | | | | | | | | | | | | | ••••• | | | • • • • • • • • • • • • • • • • • • • • | | | ••••• | | | • • • • • • • • • • • • • • • • • • • • | | | <br> | <br> | |------|------| | | | | | | | | | | | | | | | | | | | | | | <br> | | | | <br> | | <br> | <br> | | <br> | <br> | # XVIII References/Suggestions for further reading - 1. https://www.digchip.com/datasheets/parts/datasheet/477/SN74155-pdf.php - 2. https://www.youtube.com/watch?v=3aWLCH9\_EPA (NPTEL Video Link on Demultiplexer) # XIX Assessment Scheme | 100 | Performance<br>Indicators | Weightage | |-----|--------------------------------------------------|-----------| | V | Process Related : 15 Marks | 60 % | | 1 | Handling of the components | 10% | | 2 | identification of components | 20% | | 3 | Measuring value using suitable instrument | 20% | | 4 | working in teams | 10% | | - 1 | Product Related: 10 Marks | 40% | | 5 | Calculated theoretical values of given component | 10% | | 6 | Interpretation of result | 05% | | 7 | Conclusion | 05% | | 8 | Practical related questions | 15% | | 9 | Submitting the journal in time | 05% | | Į. | Total ( 25 Marks) | 100 % | | | Marks Obtained | | | |-------------------------------------------|----------------|-------------------|----------------------------| | Process related (15) Product related (10) | | <b>Total</b> (25) | Dated signature of Teacher | | | | | | | | | | | # Practical No.12: Implement and verify the truth table of RS Flip-flop. # I Practical Significance A Flip-Flop is a basic digital logic circuit use for storing binary information. It is also known as One bit memory. It has two stable states typically 0 (reset) and 1 (set), and it can maintain its current state until it is instructed to change it by applying a clock pulse. Flip-Flops are fundamental building blocks in digital electronics, used in memory storage, sequential logic circuits and Data synchronization. # II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. # **III** Course Level Learning Outcome(s) Develop sequential logic circuits using Flip-Flops. # **IV** Laboratory Learning Outcome(s): 1. Build/Test functionality of RS flip flop using NAND Gate. # V Relevant Affective Domain related outcome(s) Flip-Flop data holding/storing ability. Handle the component and equipment carefully. Follow all safety precaution #### VI Relevant Theoretical Background Digital circuits have many combinations of logic circuits. They are classified as either combinational or sequential. The output of combinational circuits depends only on the current inputs. In contrast, sequential circuit depends not only on the current value of the input but also upon the internal state of the circuit. Basic building blocks (memory elements) of a sequential circuit are the flip-flops (FFs). The FFs change their output state depending upon inputs at certain interval of time synchronized with some clock pulse applied to it. Fig 12.1 a) SR latch using NOR gates b) SR latch using NAND gates | S | R | Q | $\overline{Q}$ | |---|---|----------|----------------| | 0 | 0 | Same as | Same as | | | | previous | previous | | 0 | 1 | 0 | 1 | | 1 | 0 | 1 | 0 | | 1 | 1 | Race | Race | | S | R | Q | $\overline{Q}$ | |---|---|----------|----------------| | 0 | 0 | Race | Race | | 0 | 1 | 0 | 1 | | 1 | 0 | 1 | 0 | | 1 | 1 | Same as | Same as | | | | previous | previous | Fig 12.2 Truth table for Circuit diagram in Fig 12.1 a&b # VII Circuit diagram a) Sample circuit Fig 12.3 SR Flip-Flop using NAND gates IAAMUM b) Actual circuit SAPHVW # VIII Resources Required | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------| | 1 | Digital Multimeter | 3 ½ digit display | 1 or 2 | | 2 | Digital IC Tester | Tests a wide range of digital IC's such as 74 series, 40/45 series of CMOS IC's | 1 | | 3 | DC Power supply +5 V fixed power supply or Variable DC power supply (0-30V) | | 1 | | 4 | Breadboard | 5.5cm X 17cm | 1 | | 5 | Connecting Wires | Single strand wires of 0.6 mm | As per<br>Requirement | | 6 | IC | 7400 | A A | | 7 | LED | Red/Yellow color 5 mm | 2 | | 8 | Resistor | $220\Omega/330\Omega$ | 4 | # IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram # **X** Procedure - 1. Mount the IC7400 on the breadboard. - 2. Make the connections as shown in figure 12.3 - 3. Apply the supply voltage to IC + 5V. - 4. Apply inputs according to the observation table. - 5. Observe the LED (on or off) for each combination of input as per truth table. - 6. Verify the truth table. # XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification Quantity | |------------|------------------|----------------------------------------| | | APA | THAM! | | | | V + 1 V | | | | | | Actual Procedure | |------------------| | | | | | <br> | | Digital 7 | Techniques (313303) | | | | | | | |----------------------------------------|----------------------------|-------------------------|--------------------------|-----------------------------------------|--------------------------|-----------------------------------------|-----------------------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | XIII | Observation: | abla 12 1• Ol | oservation Tab | le for SP FI | in-Flon | | | | | /6 | abic 12.1. O | oscivation rab | ic for SK F1 | ib-Frob | | | | | Inputs | - | Q | | 2 | / | | | | SR | Logic<br>Level<br>(0/1) | Output<br>Voltage<br>(V) | Logic<br>Level<br>(0/1) | Output<br>Voltage<br>(V) | Remark | | | | 0 (0V) 0 (0V) | , , | | . , | . , | 1000 | ( | | / | 1 (5V) 0 (0V) | | 1 | | | 1 pm | \ | | / | 0 (0V) 1 (5V) | | -95 | | | | . \ | | 1 | 1 (5V) 1 (5V) | | | | | 1 2 | 1 1 | | XIV | Result(s) | | | | | 1 | 1 | | ······································ | | | | | | | 21 | | | | | | | | / | <b>/</b> | | 1 | 46.\ | | | | | 1 | . / | | XV<br> | Interpretation of 1 | esults | | | , | 1/3 | / | | | | | | | | ,/ | <i>[</i> | | | / | | | | | .ylisa.irriiyli | | | • • • • • • • • | | | | • • • • • • • • • • • • • • • • • • • • | /. | / | • • • • • • • • | | | 100 | | | | 1.3 | | | | XVI | Conclusion and re | commendati | on | | 01 | · / | | | • • • • • • • • | | | | | | <i>.</i> | • • • • • • • • • • • • • • • • • • • • | | • • • • • • • | | | MAY - | A. A. 97. | | | • • • • • • • | | • • • • • • • • | | | ··•#.·· | | | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | | XVII | Practical related <b>9</b> | uestions | | | | | ••••• | | / 44 | Note: Below given | | nle auestions f | or reference | Teacher m | ust design | | | | THUE. DEIOW SIVEII | are iew salli | pic questions i | or reference | . I CACHEI III | usi ucsigii | | more suchquestions so as to ensure the achievement of identifies CO. - Why the Name of Flip-Flop is given SR Flip-Flop? - Explain the Race Condition in SR Flip-Flop? 2. - 3. List how race condition can be resolved? - State application of SR Flip-Flop? 4. | [Space for Answers] | |---------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | / | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <br> | | |------|--| | <br> | | # XVIII References/Suggestions for further reading - 1. https://de-iitr.vlabs.ac.in/exp/truth-tables-flip-flops/ (Virtual Lab Link on SR Flip-Flop) - 2. https://www.youtube.com/watch?v=jm0PGDSSBkI (NPTEL Video Link on Latch and Flip-Flop (Part 1)) - 3. https://www.youtube.com/watch?v=i-tnQMDdbfc (NPTEL Video Link on Latch and Flip-Flop (Part 2)) #### XIX Assessment Scheme | E | Performance<br>Indicators | Weightage | |---|--------------------------------------------------|-----------| | 7 | Process Related : 15 Marks | 60 % | | 1 | Handling of the components | 10% | | 2 | identification of components | 20% | | 3 | Measuring value using suitable instrument | 20% | | 4 | working in teams | 10% | | 1 | Product Related: 10 Marks | 40% | | 5 | Calculated theoretical values of given component | 10% | | 6 | Interpretation of result | 05% | | 7 | Conclusion | 05% | | 8 | Practical related questions | 15% | | 9 | Submitting the journal in time | 05% | | | Total ( 25 Marks) | 100 % | | | Marks Obtained | | | |-------------------------------------------|----------------|-------------------|----------------------------| | Process related (15) Product related (10) | | <b>Total</b> (25) | Dated signature of Teacher | | | | | | | | | | | # Practical No.13: Implement and Test the functionality of Master Slave JK Flip Flop using Digital IC. # I Practical Significance The limitation of SR flip flop is overcome in JK flip flop. In JK flip flop when J=K=l, the output is uncertain; this situation is called Race around condition. To avoid the problem of race around condition the JK flip flop in Master and slave mode is used. # II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. # **III** Course Level Learning Outcome(s) Develop sequential logic circuits using Flip-Flops. # **IV** Laboratory Learning Outcome(s): 1. Build/Test functionality of Master Slave (MS) JK flip flop using IC 7476. # V Relevant Affective Domain related outcome(s) Handle the component and equipment carefully. Follow all safety precaution # VI Relevant Theoretical Background Master Slave J K flip flop is a cascade of two S-R flip-flops, with feedback from the outputs of the second flip flop to the inputs of the first. The first part is called as master flip-flop while the next is called as slave flip-flop. Here the master flip-flop is triggered by the external clock pulse while the slave is activated at its inversion i.e. if the master is positive level triggered, then the slave is negative-level triggered and vice-versa. This means that the data enters into the flip-flop at positive/negative level of the clock pulse while it is obtained at the output pins during positive/negative level of the clock pulse. Hence a master-slave flip-flop completes its operation only after the appearance of one full clock pulse. Fig 13.1 Master Slave J-K flip flop # VII Circuit diagram # a) Sample circuit Fig 13.2 a)Pin Configuration of IC 7476 HOLDERW b)Master Slave J-K flip flop | | Inputs | | | | | outs | |----|--------|-----|---|---|-------|----------------------------------------| | PR | CLR | CLK | J | K | Q | Q | | 1 | 1 | 1 | 0 | 0 | $Q_0$ | $\overline{\overline{\mathbf{Q}}}_{0}$ | | 1 | 1 | 1 | 0 | 1 | 0 | 1 | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | Tog | gle | Fig 13.3 Truth table for Circuit diagram in Fig 13.2 a & b IABMUM # b) Actual circuit # VIII Resources Required | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|--------------------|---------------------------------------------------------------------------------|---------------------------| | 1 | Digital Multimeter | 3 ½ digit display | 1 or 2 | | 2 | Digital IC Tester | Tests a wide range of digital IC's such as 74 series, 40/45 series of CMOS IC's | 1 | | 3 | DC Power supply | +5 V fixed power supply or Variable DC power supply (0-30V) | 1 | | 4 | Breadboard | 5.5cm X 17cm | 1 | | 5 | Connecting Wires | Single strand wires of 0.6 mm | As per<br>Requirem<br>ent | | 6 | IC | DM7476 | 1 | | 7/ | LED | Red/Yellow color 5 mm | 2 | | 8 | Resistor | $220\Omega/330\Omega$ | 2 | # IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram # X Procedure - 1. Mount the IC7476 on the breadboard. - 2. Make the connections as shown in figure 13.2b - 3. Apply the supply voltage to IC + 5V. - 4. Apply inputs according to the observation table. - 5. Observe the LED (on or off) for each combination of input as per truth table. - 6. Verify the truth table. # XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | 1 | HE | IN INGIA | | | 2 | | W + 1 + | | | 3 | | | | | 4 | | | | | XII | Actual Procedure | |-----------------------------------------|------------------| | • • • • • • • • • • • • • • • • • • • • | | | • • • • • • • • • • • • • • • • • • • • | | | | | | D: 1. 1 | T 1 · | (010000) | |---------|------------|----------| | Digital | Techniques | (313303) | ..... # **XIII** Observation: Table 13.1: Observation Table for SR Flip-Flop | | Inputs | | | Q | | $ar{Q}$ | | | |----|--------|-----|--------|--------|-------------------------|--------------------------|-------------------------|--------------------------| | PR | CLR | CLK | 0 | K | Logic<br>Level<br>(0/1) | Output<br>Voltage<br>(V) | Logic<br>Level<br>(0/1) | Output<br>Voltage<br>(V) | | 1 | 1/ | 1 V | 0 (0V) | 0 (0V) | | VA. | | | | 1 | 1 | 1/ | 1 (5V) | 0 (0V) | | 1 | 1 1 | | | 1 | /10 | 1/1 | 0 (0V) | 1 (5V) | | 1 | 0 | | | 1 | / 45/ | 1 | 1 (5V) | 1 (5V) | 4 | | 16 | | | XIV Result(s) | = | |----------------------------------------------------------------------------|----------| | | \ | | // | | | | | | | | | | | | XV Interpretation of results | 0 | | ···\·································· | 7.5 | | | | | \ | ·/··· | | | | | XVI Conclusion and recommendation | 9/ | | | <u> </u> | | | | | | <i>[</i> | | XVII Practical related questions | | | Note: Below given are few sample questions for reference. Teacher must des | sign | | more such questions so as to ensure the achievement of identifies CO. | | | 1. What is the significance of Master and Slave combination? | | | 2. Explain the Race Condition is overcomed in MS JK Flip-Flop? | | | 3. Toggle condition of MS JK is used where in Electronic application.? | | | | | | 4. List the manufacturers of MS JK Flip-Flop IC? | | | | | | 4. List the manufacturers of MS JK Flip-Flop IC? | | | 4. List the manufacturers of MS JK Flip-Flop IC? | | | Digital Techniques (313303) | |-----------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <br> | <br> | |------|------| | | | | | | | | | | | | | | | | | | | | | | <br> | <br> | | <br> | <br> | | <br> | <br> | | <br> | <br> | # XVIII References/Suggestions for further reading - 1. https://de-iitr.vlabs.ac.in/exp/truth-tables-flip-flops/ (Virtual Lab Link on JK Flip-Flop) - 2. https://www.youtube.com/watch?v=T2ofdrTPqPw (NPTEL Video Link on Latch and Flip-Flop (Part 3)) - 3. https://www.alldatasheet.com/datasheet-pdf/pdf/50913/FAIRCHILD/7476.html #### XIX Assessment Scheme | U | Performance<br>Indicators | Weightage | |---|--------------------------------------------------|-----------| | 1 | Process Related : 15 Marks | 60 % | | 1 | Handling of the components | 10% | | 2 | identification of components | 20% | | 3 | Measuring value using suitable instrument | 20% | | 4 | working in teams | 10% | | | Product Related: 10 Marks | 40% | | 5 | Calculated theoretical values of given component | 10% | | 6 | Interpretation of result | 05% | | 7 | Conclusion | 05% | | 8 | Practical related questions | 15% | | 9 | Submitting the journal in time | 05% | | | Total ( 25 Marks) | 100 % | | | Marks Obtained | | | | |-------------------------------------------|----------------|------------|----------------------------|--| | Process related Product related (15) (10) | | Total (25) | Dated signature of Teacher | | | | | | | | | | | | | | # Practical No.14: Use Digital IC to construct and Test the functionality of D and T Flip Flop. # I Practical Significance D Flip –Flop (Delay Flip –Flop) is used to provide time delay. They are basic building blocks of Shift Registers. T Flip-Flop (Toggle Flip-Flop) experiences a change in output in each clock edge. Hence it can be used as a frequency divider. T Flip-Flop can also be used to design Counters # II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. # **III** Course Level Learning Outcome(s) Develop sequential logic circuits using Flip-Flops. # **IV** Laboratory Learning Outcome(s): 1. Build/Test functionality and Truth Table of D and T flip flop. # V Relevant Affective Domain related outcome(s) Handle the component and equipment carefully. Follow all safety precaution E-mail # VI Relevant Theoretical Background Flip-flops are fundamental building blocks in digital electronics, used for storing binary data. The D and T flip-flops are two common types, each with its unique characteristics and applications. # 1. D Flip-Flop (Data Flip-Flop): - The D flip-flop has a single data input (D) and two outputs: Q (the stored value) and Q' (the complement of the stored value). - It changes its output state (Q) only when the clock input (CLK) transitions from a specific state to another (e.g., rising or falling edge). - The D input is sampled and stored when the clock transitions occur. Thus, the output reflects the state of the D input at the last clock transition. - D flip-flops are commonly used for data storage, synchronization, and edge detection in digital circuits. #### 2. T Flip-Flop (Toggle Flip-Flop): - The T flip-flop has a single input (T) called the toggle input, and two outputs: Q and O'. - It toggles its output state (Q) based on the transition of the clock input (CLK) and the state of the toggle input (T). - When T is high (1), the output toggles (Q changes its state) on each clock transition. - When T is low (0), the output holds its state regardless of clock transitions. - T flip-flops find applications in frequency division, pulse generation, and digital counters due to their toggling behavior. In summary, The D flip-flop stores data and updates its output on clock transitions, while the T flip-flop toggles its output based on clock transitions and the state of its toggle input. Both are essential components in digital circuit design, offering versatility and functionality in various applications. Figure 14.1 a) D FF using 7476 b) Symbol c) Truth Table Figure 14.2 a) T FF using 7476 b) Symbol c) Truth Table # VII Circuit diagram # a) Sample circuit Figure 14.3 D FF using 7476 # VIII Resources Required | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|--------------------|---------------------------------------------------------------------------------|---------------------------| | 1 | Digital Multimeter | 3 ½ digit display | 1 or 2 | | 2 | Digital IC Tester | Tests a wide range of digital IC's such as 74 series, 40/45 series of CMOS IC's | 1 | | 3 | DC Power supply | +5 V fixed power supply or Variable DC power supply (0-30V) | 1 | | 4 | Breadboard | 5.5cm X 17cm | 1 | | 5 | Connecting Wires | Single strand wires of 0.6 mm | As per<br>Requireme<br>nt | | 6/ | IC / | DM7476 | 9 1 | | 1 | LED | Red/Yellow color 5 mm | 2 | | 8 | Resistor | $220\Omega/330\Omega$ | 2 | # IX Precautions to be followed - 1. Check IC before use. - 2. Set power supply to 5V (Variable DC Power Supply) before connecting. - 3. Check all the connections as per circuit diagram # X Procedure - 1. Mount the IC7476 on the breadboard. - 2. Make the connections as shown in figure 14.3 and 14.4 - 3. Apply the supply voltage to IC + 5V. - 4. Apply inputs according to the observation table. - 5. Observe the LED (on or off) for each combination of input as per truth table. - 6. Verify the truth table. # XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | 1 | (4 h) | W * 1 V & | | | 2 | | | | | 3 | | | | | 4 | | | | | XII | Actual Procedure: | |-----|-------------------| | | | | | | | Digital | l Techniques (3133 | 03) | | | | | | | |-------------|--------------------|-------------------------------------------------------------------------------|----------|--------|------------|----------------|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • • • • • • | | | | | | | | | | • • • • • • | | ••••• | | | | | | | | XIII | Observation | | | | | | | | | | | Table 14.1: Truth Table D, T flip-flop | | | | | | | | | / | Output | | 71 | - / H 1 | put | | | | | Input | $\begin{array}{c c} Q_{n+1} \\ \hline \text{Logic} & \text{Outp} \end{array}$ | nut | Input | Q<br>Logic | Output | | | | | 1000 | Level Volta | | T | Level | Voltage | | | | | / 🖘 / | $(0/1) \qquad (V)$ | | | (0/1) | (V) | | | | | 0 (0V) | | | 0 (0V) | | 1 | | | | į. | 1 (5V) | | 4 | 1 (5V) | | 10 | | | | XIV<br> | Result(s) | | | | | | | | | XV | Interpretati | on of results | | | | C <sub>A</sub> | | | | | | | | | | | | | | XVI | Conclusion | and recommenda | ation | | /. | 50/ | | | | | \ | | | | / | | | | | • • • • • • | | D | | | | <i></i> | | | | • • • • • • | | | | | | | | | | • • • • • • | | | FRAY . W | 4.87 | | | | | # XVII Practical related questions Note: Below given are few sample questions for reference. Teacher must design more suchquestions so as to ensure the achievement of identifies CO. - 1. Can T flip flop be used as frequency divider? Explain in 2 to 3 lines? - 2. What is meaning of Toggle? - 3. Different Types of Trigger used in D and Type of flip-flops - 4. Mentioned the IC no. of D Flip-Flop and Draw its pin configuration? | [Space for Answers] | |---------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | / | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - 1. https://de-iitr.vlabs.ac.in/exp/truth-tables-flip-flops/ (Virtual Lab Link on D and T Flip-Flop) - 2. https://www.youtube.com/watch?v=uadAVCbKx5Y (NPTEL Video Link ) - 3. https://www.alldatasheet.com/datasheet-pdf/pdf/50913/FAIRCHILD/7476.html #### XIX Assessment Scheme | 1 | Performance<br>Indicators | Weightage | |-------|--------------------------------------------------|-----------| | P. | Process Related : 15 Marks | 60 % | | $1_p$ | Handling of the components | 10% | | 2 | identification of components | 20% | | 3 | Measuring value using suitable instrument | 20% | | 4 | working in teams | 10% | | A | Product Related: 10 Marks | 40% | | 5 | Calculated theoretical values of given component | 10% | | 6 | Interpretation of result | 05% | | 7 | Conclusion | 05% | | 8 | Practical related questions | 15% | | 9 | Submitting the journal in time | 05% | | | Total (25 Marks) | 100 % | | | Marks Obtained | 481 | | |----------------------|----------------------|------------|----------------------------| | Process related (15) | Product related (10) | Total (25) | Dated signature of Teacher | | | | | | | | | | | # Practical No.15: Build 4-bit Universal Shift register and Observe the Timing diagram #### I Practical Significance Universal Shift Register is a register which can be configured to load and/or retrieve the data in any mode (either serial or parallel) by shifting it either towards right or towards left. In other words, a combined design of unidirectional (either right- or left-shift of data bits as in case of SISO, SIPO, PISO, PIPO) and bidirectional shift register along with parallel load provision is referred to as **universal shift register**. #### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. #### III Course Level Learning Outcome(s) Develop sequential logic circuits using Flip-Flops. #### IV Laboratory Learning Outcome(s): 1. Interpret timing diagram of 4 bit Universal shift register. #### V Relevant Affective Domain related outcome(s) Handle the component and equipment carefully. Follow all safety precaution #### VI Relevant Theoretical Background A Universal shift register is a digital circuit that can shift data in either direction(left or right) and perform parallel-to-serial or Serial-to-Parallel conversion. It typically consist of a cascade of flip-flops interconnected to form a shift register, along with control logic to manage shifting operations The key feature of a universal shift register is its versatility in handling various types of data manipulation tasks. It can shift data left or right based on control signals, enabling it to perform functions such as data storage, serial data transmission, serial data reception, parallel data loading, and parallel data retrieval. Various control Functions in shift registers are as below. - 1. A shift-right control to enable the shift-right operation and the serial input and output lines associated with the shift-right. - 2. A shift-left control to enable the shift-left operation and the serial input and output lines associated with the shift-left. - 3. A parallel-load control to enable a parallel transfer and the *n* input lines associated with the parallel transfer. - 4. n parallel output lines. - 5. A clear control to clear the register to 0. - 6. A CLK input for clock pulses to synchronize all operations. Fig 15.1 Block Diagram of 4-bit Shift register. Fig.15.2 Wiring Diagram for universal shift register using IC 74194 Curtesy: https://www.transtutors.com/questions/power-off-rewire-the-74194-ic-to-form-a-parallel-load-shift-left-right-register-see--9128611.htm #### VII Circuit diagram #### a) Sample circuit Fig15.3 Sample ckt for 4 bit universal shift register using IC 74194. Students can use fig 15.2 also for connection. Reference no 7 in reference section can also be used for connection. #### VIII Resources Required | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|--------------------|---------------------------------------------------------------------------------|---------------------------| | 1 | Digital Multimeter | 3 ½ digit display | 1 or 2 | | 2 | Digital IC Tester | Tests a wide range of digital IC's such as 74 series, 40/45 series of CMOS IC's | 1 | | 3 | DC Power supply | +5 V fixed power supply or Variable DC power supply (0-30V) | 1 | | 4 | Breadboard | 5.5cm X 17cm | 1 | | 5 | Connecting Wires | Single strand wires of 0.6 mm | As per<br>Requireme<br>nt | | 6 | IC | 74194 | 1 | | 7/ | LED | Red/Yellow color 5 mm | 4 | | 8 | Resistor | $220\Omega/330\Omega$ | 4 | | 9 | Clock Pulse | Function/Pulse Generator | 1 \ | #### IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram #### X Procedure - 1. Connect appropriate resistor and LED to output Q. - 2. Clear all the flip-flops by applying active low input to the clear pin so that the flip-flops have 0000 stored in them. - 3. Apply clock pulse one by one to clock input. - 4. Connect input and observe output for all modes. - 5. Write down observation table #### XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | | | N + 1 V | | | | | | | | | | | | | Digital | Techniques | (313303) | |---------|----------------|----------| | Digital | 1 CCIIIII ducs | しつまつうひつき | | XII | Actual Procedure: | |-----|-------------------| | | | | | | | | | #### **XIII Observation:** #### Observation Table 15.1: Serial in Serial out Right Shift Operation Data:-1010 or as student selects | | Mode | | U. | Serial | EC | Dr. | | | |-------|----------------|-------|----------|-------------------|----------------|-------|-----|-------| | Clear | S <sub>1</sub> | $S_0$ | CLK | Right<br>Data(SR) | Q <sub>A</sub> | $Q_B$ | Qc | $Q_D$ | | 1 | 0 | 1 | 1 | 1 | | 1 | 0 | | | 1 / | 0 | 1 | <b>↑</b> | 0 | | | 1.3 | | | 1/ | 0 | 1 | 1 | 1 | | | 15 | / | | 1/ 4 | 0 | 1 | 1 | 1 | | | | | Make Similar Observation table for Serial in Serial out left Shift Operation (Mode $S_1=1$ , $S_0=1$ ). Draw its timing diagram on graph paper ## **Observation Table 15.2: Parallel In Parallel Out (Parallel Loading)** | Clear | Mo | ode | CLK | | Input Data | | | | Outpu | t Data | | |-------|----------------|-------|-----|---------------------------|---------------------------|---------------------------|---------------------------|---------|----------------|--------|---------| | Clear | S <sub>1</sub> | $S_0$ | CLK | $\mathbf{D}_{\mathbf{A}}$ | $\mathbf{D}_{\mathbf{B}}$ | $\mathbf{D}_{\mathbf{C}}$ | $\mathbf{D}_{\mathbf{D}}$ | QA | Q <sub>B</sub> | Qc | $Q_{D}$ | | 1\ | 1 | 1 | 1 | 0 | 1 | 0 | 1 | | | / | 7 / | | 1 \ | CA\ | 1 | 1 | 1 | 1 | 0 | 0 | 3-4 | | 1 | | | 1 | 14 | 1 | 1 | | 7 | | | | - 27 | 10 | / | | 1 | (F) | 1 | 1 | | 7 | and the second | A | San San | / | 0 | ( · | Note : Students can use different data in empty data column. Draw observation tables timing diagram on graph paper - 1. https://he-coep.vlabs.ac.in/exp/shift-registers/index.html (Virtual Lab Link on Shift registers) - 2. https://www.youtube.com/watch?v=ApILP5WPZeE (NPTEL Video Link ) - 3. www.sycelectronica.com.ar/semiconductores/74LS194.pdf #### XIX Assessment Scheme | Performance<br>Indicators | Weightage | |----------------------------------------------------|-----------| | Process Related : 15 Marks | 60 % | | 1 Handling of the components | 10% | | 2 identification of components | 20% | | 3 Measuring value using suitable instrument | 20% | | 4 working in teams | 10% | | Product Related: 10 Marks | 40% | | 5 Calculated theoretical values of given component | 10% | | 6 Interpretation of result | 05% | | 7 Conclusion | 05% | | 8 Practical related questions | 15% | | 9 Submitting the journal in time | 05% | | Total (25 Marks) | 100 % | | CO OS | | | | Marks Obtained | 1 | | |----------------------|----------------------|------------|----------------------------| | Process related (15) | Product related (10) | Total (25) | Dated signature of Teacher | | E | | | 2/0/ | OF THEM . I A SIN UN #### Practical No.16: Implement Ripple Counter Using Digital IC #### I Practical Significance In a ripple counter, each flip-flop stage is triggered by the output of the preceding stage. When the counter receives a clock pulse, the first flip-flop changes its state. This change in state causes a clock edge at the output of the first flip-flop, triggering the second flip-flop to change its state, and so on. The ripple effect propagates through the counter, with each subsequent flip-flop changing state in response to the change in state of the preceding flip-flop. As a result, ripple counters are inherently asynchronous, meaning that the timing of the clock pulses affects the overall operation and timing of the counter. #### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. #### III Course Level Learning Outcome(s) Develop sequential logic circuits using Flip-Flops. #### **IV** Laboratory Learning Outcome(s): 1. Interpret timing diagram of 4 bit ripple counter using digital IC. #### V Relevant Affective Domain related outcome(s) Handle the component and equipment carefully. Follow all safety precaution #### VI Relevant Theoretical Background In digital electronics, a counter is a sequential logic circuit that generates a sequence of binary numbers in a specified order. Counters are widely used in various applications such as frequency division, digital clocks, event counting, and addressing memory locations. A counter typically consists of a set of flip-flops, where each flip-flop represents a binary digit (or "bit") of the counter's output. The number of flip-flops in the counter determines the maximum count that can be represented. For example, a counter with n flip-flops can count up to $2^n$ distinct states. #### There are different types of counters, including: Asynchronous (Ripple) Counters: In an asynchronous counter, the output of each flip-flop serves as the clock input for the next flip-flop. As a result, the flip-flops do not all change state simultaneously, leading to a ripple effect propagating through the counter. While simple to design, asynchronous counters suffer from longer propagation delays due to the ripple effect. Synchronous Counters: In a synchronous counter, all flip-flops receive the same clock signal simultaneously. This ensures that all flip-flops change state simultaneously, eliminating the ripple effect and reducing propagation delays. Synchronous counters are often preferred for applications requiring precise timing. Counters can also have additional features such as: - Up Counters: Increment the count with each clock pulse. - Down Counters: Decrement the count with each clock pulse. - Bidirectional Counters: Count up or down based on control signals. - Modulus Counters: Count up to a specific value before resetting. #### VII Circuit diagram (J, K, PR terminals are kept open which act as high for TTL IC) Fig.16.1 bit Ripple Counter using J-K flip flop IABMUM b) Actual circuit HARWAR #### VIII Resources Required | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|--------------------|---------------------------------------------------------------------------------|---------------------------| | 1 | Digital Multimeter | 3 ½ digit display | 1 or 2 | | 2 | Digital IC Tester | Tests a wide range of digital IC's such as 74 series, 40/45 series of CMOS IC's | 1 | | 3 | DC Power supply | +5 V fixed power supply or Variable DC power supply (0-30V) | 1 | | 4 | Breadboard | 5.5cm X 17cm | 1 | | 5 | Connecting Wires | Single strand wires of 0.6 mm | As per<br>Requirem<br>ent | | 6 | IC | 7476 | 2 | | 7/ | LED | Red/Yellow color 5 mm | 4 | | 8 | Resistor | $220\Omega/330\Omega$ | 4 | | 9 | Clock Pulse | Function/Pulse Generator | 1 | #### IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 5V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram #### X Procedure - 1. Connect +5V Power supply to proper pins of IC. - 2. Connect appropriate resistor and LED to output Q. - 3. Clear all the flip-flops by applying active low input to the clear pin so that the flip-flops have 0000 stored in them. - 4. Apply clock pulse at clock input and after every clock pulse write down the counter output state from LED (ON LED =1 State, OFF LED =0 State) - 5. Apply 16 clock pulses and write down the output of the counter in the truth table. #### XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | 1 | | W + 1 + | | | 2 | | | | | 3 | | | | | 4 | | | | | XII | Actual Procedure: | |-----|-------------------| | | | | | | | gital Techniques (313303) | | |---------------------------|--| | | | | | | | | | | | | | | | | | | #### **XIII** Observation: ### **Observation Table 16.1: 4-BIT Asynchronous Up counter** | No. of clock | and the same of th | | | Output | | | | | | | | | | | |---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|--------|-------------------|--|--|--|--|--|--|--|--|--| | Input No. of clock pulses | Q <sub>3</sub> | $\mathbf{Q}_2$ | $\mathbf{Q}_{1}$ | $Q_0$ | Decimal Equivaler | | | | | | | | | | | 0 | | | | | - 6 | | | | | | | | | | | 1 | | | | | (1) V | | | | | | | | | | | 2 | | | | - 4 | 14 | | | | | | | | | | | 3 | | | и . | | | | | | | | | | | | | 4 | | 314 | | | | | | | | | | | | | | 5 | | | | h | | | | | | | | | | | | 6 | | 1 | | | | | | | | | | | | | | 7 | _ | | | | h. | | | | | | | | | | | 8 | | | | | | | | | | | | | | | | 9 | | | | | | | | | | | | | | | | 10 | | | | | | | | | | | | | | | | 11 | | | | | | | | | | | | | | | | 12 | | | 2 1 | | | | | | | | | | | | | 13 | | | 17 | | | | | | | | | | | | | 14 | | | | | | | | | | | | | | | | 15 | | | | | | | | | | | | | | | | 16 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | 10 | | | | | | | | | | | | | | E. | | | | | BWUN | | | | | | | | | | | OF. | - | | | | 1100 | | | | | | | | | | | 1 | 130 | | _ | | all | | | | | | | | | | | 1 | 4 6 | EAT | ple | IV | Or. | | | | | | | | | | | | - | - E | 100 | all to | - | | | | | | | | | | | | | | | | | П | | | | | Ш | Ш | П | | | | | | | | | | | | | |------|---|---|------|----------------|-----|---|-----|---|---|------|------|------|---|-----|---|------|------|----|-----|-----|------|---|------|------|------| | | | | Ш | | | П | | | | Ш | Ш | Ш | П | | | Ш | Ш | | | | | | | | | | Ш | | | m | | | т | П | | | | m | Ш | П | | | m | 1111 | | | | | | | 1 | | | | | ш | 1111 | | *** | н | Ш | | | ш | 1111 | ш | п | | | m | m | | | | | | 1111 | 1111 | 1111 | | Н | - | - | *** | - | | + | ж | ш | - | - | - | * | н | ш | ш | - | - | - | - | - | - | - | - | • | - | | ш | | | | - | | 4 | ш | ш | - | | ₩ | ## | н | | ш | ₩ | - | - | | | | - | | ₩ | | | Ш | ш | ш | ш | ш | ш. | щ | ш | ш | ш | ш | ш | ш | ц | ш | ш | ш | ш | ш | | ш | ш | | ш | ш | ш | | Ш | | | ш | ш | | Ш | | | | ш | ш | ш | ш | | | ш | Ш | | | | | | | | | | Ш | | | Ш | ш | | Ш | | | | | Ш | Ш | П | | | Ш | | | | | | | | | | | Ш | | | Ш | | | Т | Ш | | | | m | Ш | П | | | Ш | Ш | | | | | | | | | | Ш | | | m | | - | н | Ш | | | ш | 111 | Ш | п | Ш | Ш | m | ## | | | | | | | | ш | | ш | | - | ## | - | | + | - | - | - | - | ## | ## | н | | ш | ₩ | - | - | - | - | - | - | - | - | - | | Ш | ш | ш | ш. | | | н | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш. | | - | | - | | - | | | | Ш | ш | ш | ш | ш | ш | Ш | ш | ш | ш | ш | ш | ш | Щ | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | | Ш | | | Ш | ш | | Ш | | | | Ш | ш | Ш | Ш | | | Ш | | | | | | | | | | | | | | Ш | | | П | | | | | Ш | Ш | П | | | Ш | | | | | | | | | | | Ш | | | m | | | т | Ш | Ш | | Ш | m | ш | П | Ш | | m | Ш | | | | | | | 1 | m | | Ш | ш | ш | ## | | *** | н | # | ш | ш | ш | 111 | ## | н | ш | ш | 111 | ## | 1 | | 1 | 1111 | | - | 1 | 111 | | Ш | Ш | - | - | $\blacksquare$ | | + | Н | ш | | | - | - | + | Ш | | - | - | | | - | | | | | - | | Ш | | | | ш | | I | Ш | Ш | | | | Ш | П | | | | | | | | | | | | | | Ш | Ш | ш | | ш | | Ш | Ш | Ш | | | Ш | Ш | Ш | Ш | Ш | ш | Ш | | | | | | | | Ш | | | | | | | | | | | | | | | П | | | | | | | | | | | | | | | | | | | | I | | | | | | Ш | П | | | | | | | | | | | | | | Ш | | | 1111 | 1 | | Ť | Ш | | | | 111 | m | Ħ | Ш | Ш | m | | | | 1 | | | | | | | Ш | Ш | | 1111 | | | + | Ш | Ш | | | 111 | Ш | H | Ш | Ш | H | ### | | | | | | | | 1111 | | ш | ш | | | - | | + | ж | | - | ₩ | ₩ | ₩ | н | | ш | ₩ | ### | - | | ₩ | | - | | ₩ | | | Ш | Ш | ш | ш | | ш | ш | Ш | ш | ш | ш | ш | ш | Щ | Ш | ш | ш | ш | ш | ш | ш | ш | | ш | | ш | | | | ш | ш | ш | ш | Ш | Ш | Ш | | Ш | ш | Ш | Ш | | ш | ш | ш | ш | ш | ш | | | ш | ш | ш | | | | | Ш | | | Ш | | | | Ш | Ш | Ш | Ш | | | ш | | | | | | | | | | | Ш | | | Ш | | | | | | | Ш | Ш | Ш | П | | | Ш | | | | | | | | | | | ш | - | 1 | ## | | *** | * | *** | | | 1111 | 1111 | ## | Ħ | *** | - | 1111 | ## | | | 1 | 1111 | 1 | *** | 1 | ## | | ш | | ш | - | - | - | н | Ш | ш | ш | - | - | ш | н | | ш | 111 | - | 1 | - | | - | | - | | ш | | Ш | ш | ш | ш. | ш. | ш. | 4 | ш | ш | ш | ш | ш. | ш. | щ | ш | ш | ш | ш. | ш. | ш. | ш. | ш. | | ш. | ш. | ш | | Ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | ш | | Ш | | | ш | | | Ш | | | | Ш | ш | Ш | П | | | ш | | | | | | | | | | | | | | Ш | | | П | | | | | Ш | Ш | П | | | Ш | Ш | | | | | | | | | | Ш | | | 1111 | | | н | | | | ш | ш | ш | П | | | ш | | | | | | | | 1 | | | ш | - | 1 | ## | • | *** | + | *** | - | - | 1111 | ## | ## | Ħ | *** | ш | ₩ | ## | - | *** | 1 | *** | - | *** | • | - | | Ш | ш | | - | | | - | ж | | - | - | | ## | н | ш | | ₩ | - | - | | | - | | - | | - | | Ш | ш | ш | ш | ш | ш. | щ | ш | ш | ш | ш | ш | ш | ц | ш | ш | ш | ш | ш | | ш | ш | | ш | ш | ш | | Ш | | | ш | ш | | Ш | Ш | | | | ш | Ш | Ш | | | ш | ш | | | | | | | | ш | | Ш | | ш | ш | | | Ш | | | | Ш | ш | Ш | Ш | | | ш | Ш | | | | | | ш | | | | Ш | | | m | | | Т | Ш | | | Ш | Ш | Ш | П | | | Ш | Ш | | | | | | | | | | Ш | | ш | m | | *** | т | Ш | | | ш | 1111 | ## | п | | Ш | ш | ш | | | 111 | | | | 1111 | ш | | ш | | - | *** | • | | + | *** | - | - | - | • | ## | # | | | ₩ | - | - | - | - | + | - | - | • | - | | ш | | | | - | | + | ш | ш | - | ₩ | ₩ | ш | н | ш | ш | ₩ | - | - | | | - | - | - | | - | | Ш | ш | ш | ш | ш | ш. | щ | ш | ш | ш | ш | ш | ш | щ | ш | ш | ш | ш | ш | ш | ш | ш | | ш | ш | ш | | Ш | | ш | ш | ш | | Ш | Ш | | | Ш | ш | ш | ш | Ш | | ш | ш | | | | | | | | ш | | Ш | | ш | Ш | | | Ш | | | | Ш | ш | Ш | П | | | ш | Ш | | | | | | | | ш | | Ш | | | Ш | | | П | П | | | | Ш | Ш | П | | | Ш | Ш | | | | | | | | | | Ш | | | 1111 | | | т | | | | ш | 1111 | 1111 | п | | | 1111 | - | | | | | | | 1111 | 1111 | | ш | | - | *** | - | | + | *** | ш | - | - | + | ## | н | | ш | ₩ | - | - | - | - | - | - | - | • | - | | Ш | Ш | 1 | 1111 | ш | | + | Ш | Ш | | - | 1111 | ш | Н | Ш | | 1111 | - | | | - | | | | 1 | 1111 | | Ш | ш | ш | 1111 | ш | | 4 | Ш | Ш | | | ш | Ш | 4 | Ш | ш | | ш | | | | | | | | ш | | | Ш | | | | | | Ш | Ш | | Ш | | Ш | П | Ш | | | Ш | | | | | | Ш | | | | | | | | | | I | | | | | | | | | | | | | | | | | | | | | Ш | | | | | | Ť | Ш | | | | | Ш | П | Ш | | | Ш | | | | | | | | Ш | | Ш | | | | ш | | 1 | Ш | Ш | | | 1111 | m | H | Ш | | m | 1111 | | | | | | | | m | | Ш | Ш | | - | - | | + | Ш | Ш | | | - | Ш | Н | Ш | | - | - | | | | | | | - | - | | Ш | ш | ш | | | ш | 4 | Ш | ш | | ш | Ш | ш | Ц | Ш | ш | 1111 | | ш | | | | | ш | | ш | | Ш | | | | Ш | | | | Ш | | | | Ш | Ш | Ш | | | | | | | | | | | | | | | | | | | | | | | | | | П | | | | | | | | | | | | | | 1111 | | | | | | П | | | | | | Ш | П | | | | | | | | | | | | Ш | | Digital T | echniques (313303) | |---------------|----------------------------------------------------------------------------------------------------------------------------------------| | XIV | Result(s) | | 2 <b>41</b> V | Nesun(S) | | | | | | | | | | | | | | XV | Interpretation of results | | | | | | | | | | | | | | | | | XVI | Conclusion and recommendation | | ••••• | | | ••••• | | | | | | / | | | | | | XVII | Practical related questions | | / < | Note: Below given are few sample questions for reference. Teacher must design | | 1 5 | more such questions so as to ensure the achievement of identifies CO. | | E | 1. Test output for Clear = 1 and Preset = 0. | | 10 | 2. What alteration in circuit will be done to convert 4 bit up counter in to 4 bit down | | | counter? | | 1 | <ul><li>3. Draw timing diagram for 4 bit Down counter?</li><li>4. How many flip-flop's will be required to count 256 pulses?</li></ul> | | \ . | <ul><li>4. How many flip-flop's will be required to count 256 pulses?</li><li>5. Give three application of counters?</li></ul> | | 1 | [Space for Answers] | | 1 | [Space for Aliswers] | | | | | ••••• | | | | \ _0.\ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | W1 199 | | |--------|--| | | | | | | | | | | | | - 1. https://he-coep.vlabs.ac.in/exp/shift-registers/index.html (Virtual Lab Link on counters/Refer refrence material for better understanding) - 2. https://www.youtube.com/watch?v=WbNaLYJmBuk (NPTEL Video Link ) #### XIX Assessment Scheme | E | Performance<br>Indicators | Weightage | |-------|--------------------------------------------------|-----------| | P | Process Related: 15 Marks | 60 % | | 1 1 1 | Handling of the components | 10% | | 2 | identification of components | 20% | | \3 | Measuring value using suitable instrument | 20% | | 4 | working in teams | 10% | | 1 | Product Related: 10 Marks | 40% | | 5 | Calculated theoretical values of given component | 10% | | 6 | Interpretation of result | 05% | | 7 | Conclusion | 05% | | 8 | Practical related questions | 15% | | 9 | Submitting the journal in time | 05% | | | Total ( 25 Marks) | 100 % | | | Marks Obtained | MA + I A | | |----------------------|----------------------|-------------------|----------------------------| | Process related (15) | Product related (10) | <b>Total</b> (25) | Dated signature of Teacher | | | | | | | | | | | #### Practical No.17: Implement Decade counter using digital IC #### I Practical Significance Counter is a sequential circuit used for counting the number of clock pulses. It is a group of Flip-Flops with a clock signal applied to it. A counter has natural count of $2^n$ where "n" is number of flip-flop in the counter. Decade counter is a counter which has ten states from 0 to 9. #### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. ### III Course Level Learning Outcome(s) Develop sequential logic circuits using Flip-Flops. #### **IV** Laboratory Learning Outcome(s): 1. Interpret timing diagram of Decade Counter (MOD-10). #### V Relevant Affective Domain related outcome(s) Handle the component and equipment carefully. Follow all safety precaution #### VI Relevant Theoretical Background Decade counter is the one that goes through 10 unique combinations of output and then resets as the clock proceeds further. Since it is MOD -10 counters, it can be constructed with a minimum of four flip-flops. A four bit counter would have 16 states. By skipping any of six states by using some kind of feedback or some kind of additional logic, we can convert a normal four bit binary counter into a decade counter. IC 7490 is a BCD asynchronous counter. It consists of 4 flip flops, internally connected so as to provide Mod-2 and Mod -5 counter functions. These ICs have set and reset inputs. These inputs help in designing a modulus –M counter. The Mod -2 and Mod -5 counters can be used independently or in combinations. Flip flop FFA operates as a mod-2 counter whereas the combination of flip flops FFB, FFC, and FFD form a mod-5 counter. There are two reset inputs R1 and R2 both of which are to be connected to logic 1 level to reset the flip flops. The two set inputs S1 and S2, when connected to logic 1 level, are used for setting the counter to 1001.for normal operation set and rest inputs are connected to 0. Fig 17.1 Block diagram of IC 7490 ## VII Circuit diagram a) Sample circuit Fig 17.2 Pin configuration of IC 7490 Cutesy: https://pdf1.alldatasheet.com/datasheet-pdf/download/50915/FAIRCHILD/7490.html Fig 17.3 Decade Counter using 7490 #### b) Actual circuit | II Re | sources Required | OF TECHA | | |------------|--------------------|---------------------------------------------------------------------------------|---------------------------| | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | | 1 | Digital Multimeter | 3 ½ digit display | 1 or 2 | | 2 | Digital IC Tester | Tests a wide range of digital IC's such as 74 series, 40/45 series of CMOS IC's | 1 5 | | 3 | DC Power supply | +5 V fixed power supply or Variable DC power supply (0-30V) | 1 6 | | 4 | Breadboard | 5.5cm X 17cm | 1 / 1 2 | | 5 | Connecting Wires | Single strand wires of 0.6 mm | As per<br>Requirem<br>ent | | 6 | IC | 7490 | 11 / | | 7 | LED | Red/Yellow color 5 mm | 4 | | 8 | Resistor | $220\Omega/330\Omega$ | 4 | | 9 | Clock Pulse | Function/Pulse Generator | ₹/ | #### Precautions to be followed IX - Check IC before use. - Set power supply to 5V (Variable DC Power Supply) before connecting. - Check all the connections as per circuit diagram #### $\mathbf{X}$ **Procedure** - Mount IC 7490 on breadboard 1. - 2. Make the connection for given circuit diagram.(figure 17.3) - 3. Apply the clock input. - Observe and record the outputs on LEDs (ON/OFF). #### XI Resources Used | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|------------------|-------------------------------|----------| | | | | | | | | | | | | | | | | | 0 | F TEC | | | XII | Actual Procedure: | 1 | 1 | | |-----|-----------------------------------------|---|-------|---| | | | | 1201 | | | | / / / / / / / / / / / / / / / / / / / / | | 16. | 1 | | | / | | / / / | | | | 7 | | | | ## XIII Observation: ## **Observation Table17.1: Decade Counter** | Input | Output | | | | | | | |--------------|----------------|-----|---------------------------|------------------|------------|--|--| | No. of clock | Q <sub>D</sub> | Qc | $\mathbf{Q}_{\mathbf{B}}$ | QA | Decimal | | | | pulses | | | | | Equivalent | | | | 0 | | | | | | | | | 1 | | - 8 | | | | | | | 2 | | | | | 1 | | | | 3 | | | | | 1 | | | | 4 | | | | | | | | | 5 | | | | | - 4 | | | | 6 | | | | | | | | | 7 | | | And Street | | / | | | | 8 | | | | All and a second | / 1 | | | | 9 | | | | | /, | | | | 10 | | | | | MA | | | | A.P. | HV | W | . I' | ABI | N.U. | | | | XIV | Result(s) | |-----------------------------------------|-------------------------------------------------------------------------------| | | | | | | | XV | Interpretation of results | | | | | | | | XVI | Conclusion and recommendation | | | | | | | | / | | | XVII | Practical related questions | | 1. | Note: Below given are few sample questions for reference. Teacher must design | | 16 | more such questions so as to ensure the achievement of identifies CO. | | 2 | 1. What will be the output if pin no. 2 R1 is connected to logic 1 | | 1 6 | 2. Draw mod-2 counter using IC 7490. | | | 3. How many clock pulses are required for MOD 9 counter? | | 1 | [Space for Answers] | | | | | | | | | | | | | | • • • • • • • • • • • • • • • • • • • • | | | • • • • • • • • | | | • • • • • • • • • • • • • • • • • • • • | | | ••••• | | | ••••• | | | | | | | | | • • • • • • • • • | | | • • • • • • • • • • • • • • • • • • • • | | | • • • • • • • • • • • • • • • • • • • • | | | | | | | | | • • • • • • • • • | | | • • • • • • • • • | | | • • • • • • • • • • • • • • • • • • • • | | | Digital Techniques (313303) | | | | | | | |-----------------------------|--|--|--|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - 1. https://he-coep.vlabs.ac.in/exp/shift-registers/index.html (Virtual Lab Link on counters/Refer refrence material for better understanding) - 2. https://www.youtube.com/watch?v=gAotbVkEFe8 (NPTEL Video Link ) - 3. https://pdf1.alldatasheet.com/datasheet-pdf/download/50915/FAIRCHILD/7490.html #### **XIX** Assessment Scheme | / = | Performance<br>Indicators | Weightage | |-----|--------------------------------------------------|-----------| | 1 - | Process Related : 15 Marks | 60 % | | 1 | Handling of the components | 10% | | 2 | identification of components | 20% | | 3 | Measuring value using suitable instrument | 20% | | 4 | working in teams | 10% | | 1 | Product Related: 10 Marks | 40% | | 5 | Calculated theoretical values of given component | 10% | | 6 | Interpretation of result | 05% | | 7 | Conclusion | 05% | | 8 | Practical related questions | 15% | | 9 | Submitting the journal in time | 05% | | | Total ( 25 Marks) | 100 % | | | Marks Obtained | TINI | | |----------------------|----------------------|------------|----------------------------| | Process related (15) | Product related (10) | Total (25) | Dated signature of Teacher | | | | | | # Practical No.18: Test the output of given R-2R type Digital to Analog Converter for the given input. #### I Practical Significance A digital to analog converter (DAC) is a circuit that converts digital numbers into analog voltage or current output. R-2R ladder is a resistive network of which output voltage is a properly weighted sum of the digital inputs. With this experiment you will get an exposure to R-2R network which is used in digital to analog converters. #### II Industry/Employer Expected Outcome(s) Students will be able to test the functionality of the digital circuits/system. #### **III** Course Level Learning Outcome(s) Interpret the functions of data converters and memories in digital electronic systems. #### **IV** Laboratory Learning Outcome(s): 1. Build R-2R resistive network on breadboard to convert given digital data into analog. #### V Relevant Affective Domain related outcome(s) Identify PIN configuration of IC. Handle the component and equipment carefully. Follow all safety precaution #### VI Relevant Theoretical Background An enhancement of the binary-weighted resistor DAC is the R-2R ladder network. This type of DAC utilizes Thevenin's theorem in arriving at the desired output voltages. The R-2R network consists of resistors with only two values - R and 2R. If each input is supplied either 0 volts or reference voltage, the output voltage will be an analog equivalent of the binary value of the three bits. This is elaborated in fig.18.1. Fig 18.1: Basic diagram of R-2R ladder network working of R-2R ladder network DAC • R-2R weighted resistor ladder network uses only 2 set of resistors R and 2R. If you want to build a very precise DAC, be precise while choosing the values of resistors that will exactly match the R-2R ratio. • This is a 4bit DAC. Let us consider the digital data $D_3D_2D_1D_0=0001$ is applied to DAC, then the Thevenin's equivalent circuit reduction is shown below. Fig 18.2: Basic diagram of R-2R ladder network working of R-2R ladder network DAC • Vref is nothing but the input binary value reference voltage, that is for binary 1, Vref =5V and for binary 0, Vref =0V. - For 0001 only D0=Vref, all other inputs are at 0V and can be treated as ground. So finally Vref/16 volt is appearing as the input to op amp. This value gets multiplied by the gain of op amp circuit (Rf/Ri). - If we proceed in this manner (Thevenin equivalent reduction), we will get $$V_{out} = -\frac{R_f}{R_i} V_{ref} \left[ \frac{D_0}{16} + \frac{D_1}{8} + \frac{D_2}{4} + \frac{D_3}{2} \right]$$ • Note that you can build a DAC with any number of bits you want, by simply enlarging the resistor network, by adding more R-2R resistor branches. #### VII Circuit diagram a) Sample circuit Fig 18.3 R-2R Ladder DAC Network IABMUM b) Actual circuit SAPHVW #### **VIII** Resources Required | Sr.<br>No. | Name of Resource | Suggested Broad Specification | Quantity | |------------|---------------------------------------------------------------------------|-----------------------------------|-----------------------| | 1 | Digital Multimeter | 3 ½ digit display | 1 or 2 | | 2 | Analog IC Tester | Tests a wide range of Analog IC's | 1 | | 3 | DC Dual Power ±15V fixed power supply or Variable DC power supply (0-30V) | | 1 | | 4 | Breadboard | 5.5cm X 17cm | 1 | | 5 | Connecting Wires | Single strand wires of 0.6 mm | As per<br>Requirement | | 6 | IC | 741 | 1 | | 7 | LED Red/Yellow color 5 mm | | 2 | | 8 | Resistor | $1$ K $\Omega$ and $2$ K $\Omega$ | 6 (2 KΩ)<br>4 (1KΩ) | | 9/ | Potentiometer | 10 ΚΩ | 151 | #### IX Precautions to be followed - 1) Check IC before use. - 2) Set power supply to 15V (Variable DC Power Supply) before connecting. - 3) Check all the connections as per circuit diagram #### **X** Procedure - 1. Test IC using IC tester. - 2. Mount IC on bread board. - 3. Build circuit as per circuit diagram. - 4. Write down observation table. - 5. With all inputs ( $D_0$ to $D_3$ ) shorted to ground( $D_0=0$ , $D_1=0$ , $D_2=0$ , $D_3=0$ ), adjust the $10K\Omega$ POT until the output is 0V.This will nullify any offset voltage at the input of the OPAMP.(POT connected between pin 1& pin 5 of OP-AMP) - 6. Measure the output voltage for all binary input states.(0000 to 1111). #### XI Resources Used | Sr. | Name of Resource | Suggested Broad Specification | Quantity | |-----|--------------------------|---------------------------------|----------| | No. | 1 (111110 01 11020 01100 | Suggestion En auto Specialismon | Quality | | 1 | | | | | 2 | | | | | 3 | | | | | 4 | | | | | ΧII | Actual Pr | ocedure: | | | | |---------------|------------|---------------|----------------------------------------|-----------------------------------------------------------------------------------------------------|-------------| | • • • • • • • | | | | | | | | | | | | | | | | | | | | | XIII | Observati | on: | | | | | | | | Observ | vation Table for R-2R Ladder DAC: | | | | | | | R-2R Ladder DAC | | | <b>D</b> 4 | 20 | na/ | 70 | Theoretical (V) | | | <b>D3</b> | D2 | D1 | D0 | | Practical( | | | / | N | b 2 | $V_0 = -\frac{R_f}{R_i} * V_{ref} (\frac{D_0}{16} + \frac{D_1}{8} + \frac{D_2}{4} + \frac{D_3}{2})$ | <u></u> | | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | 1 | | 3 / | | 0 | 0 | $\frac{1}{1}$ | 0 | | rgr | | 0 | 0 1 | 0 | 0 | | 101 | | 0 | <b>₹</b> | 0 | 1 | | 1 1 | | 0 | 1 | 1 | 0 | | Lamed \ | | 0 | 1 /1 / | 1 | 1 | | 165 | | 1 | 0 | 0 | 0 | | 10 | | 1 | 0 | 0 | 1 | | - Comp | | 1 , | 0 | 1 | 0 | | | | 1 4 | 0 | 1 | 1 | | 10 | | 1 | 1 | 0 | 0 | | 12 | | 1 | 1 | 0 | 1 | | 100 | | 1\1 | 661 | 1 | 0 1 | | 121 | | - | 1001 | • | 1 | | 1-1 | | XIV | Result(s) | | | | 0/ | | | \\ | / | | | <del></del> | | • • • • • • • | /( | li ni | ······································ | | / | | • • • • • • • | | ار شهر | | | | | • • • • • • • | | ······ | | | | | ΚV | Interpreta | ation of re | esults | TAY TYBY | | | | inter preu | | | NY T | | | | | | | | | | | | | | | | | | | | | | | | Digital T | echni | ques (313303) | | | | | | |-------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------|--|--|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | XVII | Pra | actical related questions | | | | | | | Note: Below given are few sample questions for reference. Teacher must design | | | | | | | | | | | ore suchquestions so as to ensure the achievement of identifies CO. | | | | | | | | | Define resolution of DAC. | | | | | | | | 1 | | | | | | | | | 2 | State the purpose of op-amp in this circuit? | | | | | | | | 3 | Write the steps to nullify any offset voltage at the input of the OPAMP. | | | | | | | | 4 | Write down effect of number of input bits on output of DAC? | | | | | | | | 5 | | | | | | | | | | | | | | | | | | | [Space for Answers] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 7 | | | | | | | | / | PE | | | | | | | | / | 1 | | | | | | | | 1 | 6 | | | | | | | | | | ·/···································· | | | | | | | | £. | /\\\\\\\\ | | | | | | | | | | | | | | | | | Ħ | | | | | | | | | prii: | | | | | | | | | | | | | | | | | | | | | | | | | | \ | a. | <u> </u> | | | | | | | | 4077 | | | | | | | | 1 | est | | | | | | | | 1 | | | | | | | | | | 1. 1 | | | | | | | | ••••• | | | | | | | | | • • • • • • • • • • • • • • • • • • • • | / | | | | | | | | ••••• | • • • • • | | | | | | | | • • • • • • • • • • • • • • • • • • • • | • • • • • | | | | | | | | ••••• | • • • • • | | | | | | | | • • • • • • • • • • • • • • • • • • • • | • • • • • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ••••• | • • • • • | | | | | | | | ••••• | • • • • • | | | | | | | | • • • • • • • • • • • • • • • • • • • • | • • • • • | | | | | | | | | | | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | | |-------|---------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------| | | | | | | | | • • • | • • • • • • • • • • • • | | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | ••••• | | | | | | | | | • • • | • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | • • • • • • • • • • • • • • • • • • • • | | | | | | | | | • • • | | • • • • • • • • • • • • • • • • • • • • | | | • • • • • • • • • • • • • • • • • • • • | | | | | The second secon | | | - 1. http://vlabs.iitkgp.ac.in/psac/newlabs2020/vlabiitkgpAE/exp10/index.html# (Virtual Lab Link R-2R DAC) - 2. https://www.youtube.com/watch?v=LUMhObAm1Qs (NPTEL Video Link ) - 3. https://datasheetspdf.com/datasheet-pdf/1463096/IC741.html #### XIX Assessment Scheme | Performance Indicators | Weightage | |----------------------------------------------------|-----------| | Process Related : 15 Marks | 60 % | | 1 Handling of the components | 10% | | 2 identification of components | 20% | | 3 Measuring value using suitable instrument | 20% | | 4 working in teams | 10% | | Product Related: 10 Marks | 40% | | 5 Calculated theoretical values of given component | 10% | | 6 Interpretation of result | 05% | | 7 Conclusion | 05% | | 8 Practical related questions | 15% | | 9 Submitting the journal in time | 05% | | Total ( 25 Marks) | 100 % | | Marks Obtained | | TINI | | |----------------------|----------------------|------------|----------------------------| | Process related (15) | Product related (10) | Total (25) | Dated signature of Teacher | | | | | | | | | | |